位置:FG256 > FG256详情

FG256中文资料

厂家型号

FG256

文件大小

242.2Kbytes

页面数量

14

功能描述

XC95288XL High Performance CPLD

数据手册

下载地址一下载地址二到原厂下载

生产厂商

AMD

FG256数据手册规格书PDF详情

Features

• 6 ns pin-to-pin logic delays

• System frequency up to 208 MHz

• 288 macrocells with 6,400 usable gates

• Available in small footprint packages

- 144-pin TQFP (117 user I/O pins)

- 208-pin PQFP (168 user I/O pins)

- 256-pin BGA (192 user I/O pins)

- 256-pin FBGA (192 user I/O pins)

- 280-pin CSP (192 user I/O pins)

- Pb-free available for all packages

• Optimized for high-performance 3.3V systems

- Low power operation

- 5V tolerant I/O pins accept 5V, 3.3V, and 2.5V

signals

- 3.3V or 2.5V output capability

- Advanced 0.35 micron feature size CMOS

Fast FLASH™ technology

• Advanced system features

- In-system programmable

- Superior pin-locking and routability with

Fast CONNECT™ II switch matrix

- Extra wide 54-input Function Blocks

- Up to 90 product-terms per macrocell with

individual product-term allocation

- Local clock inversion with three global and one

product-term clocks

- Individual output enable per output pin with local

inversion

- Input hysteresis on all user and boundary-scan pin

inputs

- Bus-hold circuitry on all user pin inputs

- Full IEEE Standard 1149.1 boundary-scan (JTAG)

• Fast concurrent programming

• Slew rate control on individual outputs

• Enhanced data security features

• Excellent quality and reliability

- Endurance exceeding 10,000 program/erase

cycles

- 20 year data retention

- ESD protection exceeding 2,000V

• Pin-compatible with 5V-core XC95288 device in the

208-pin HQFP package

WARNING: Programming temperature range of

TA = 0° C to +70° C

Description

The XC95288XL is a 3.3V CPLD targeted for high-performance, low-voltage applications in leading-edge communications and computing systems. It is comprised of 16

54V18 Function Blocks, providing 6,400 usable gates with

propagation delays of 6 ns. See Figure 2 for architecture overview

Power Estimation

Power dissipation in CPLDs can vary substantially depending on the system frequency, design application and output

loading. To help reduce power dissipation, each macrocell

in a XC9500XL device may be configured for low-power

mode (from the default high-performance mode). In addition, unused product-terms and macrocells are automatically deactivated by the software to further conserve power.

For a general estimate of ICC, the following equation may be

used:

ICC(mA) = MCHS(0.175*PTHS + 0.345) + MCLP(0.052*PTLP

+ 0.272) + 0.04 * MCTOG(MCHS +MCLP)* f

更新时间:2025-10-7 9:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
xilinx
22+
ORIGINAL
6800
xilinx
23+
ORIGINAL
8000
全新原装
N/A
23+
BGA
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
SPARTAN
24+
SMD
60000
全新原装现货
FSC
24+
TO-3P
6800
FAIRCHILD/仙童
TO-247
22+
6000
十年配单,只做原装
FAIRCHILD
25+
TO-247
12300
独立分销商 公司只做原装 诚心经营 免费试样正品保证
24+
N/A
76000
一级代理-主营优势-实惠价格-不悔选择
JST/日压
2508+
/
129991
一级代理,原装现货
KnowlesAcoustics
24+
原厂原装
6000
进口原装正品假一赔十,货期7-10天