型号 功能描述 生产厂家 企业 LOGO 操作
74LS73N

Dual JK Fllp-Flop Product Specification

DESCRIPTION The '73 is a dual flip-flop with individual J, K, Clock and direct Reset inputs. The 7473 is positive pulse-triggered. JK infor- mation is loaded into the master while the Clock is HIGH and transferred to the slave on the HIGH-to-LOW transition. For the 7473, the J and K inputs

ETCList of Unclassifed Manufacturers

未分类制造商

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP TheSN54LS/74LS73A offers individual J, K, clear, and clock inputs.These dualflip-flops aredesigned so that when the clock goes HIGH, the inputs are enabledand data will be accepted. The logic level of the J and K inputs may beallowed to change when the

MOTOROLA

摩托罗拉

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs

General Description This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

FAIRCHILD

仙童半导体

Dual J-K Flip-Flops(with Clear)

Dual J-K Flip-Flops(with Clear)

HITACHIHitachi Semiconductor

日立日立公司

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:206.08 Kbytes Page:13 Pages

TI

德州仪器

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:206.08 Kbytes Page:13 Pages

TI

德州仪器

74LS73N产品属性

  • 类型

    描述

  • 型号

    74LS73N

  • 制造商

    NXP Semiconductors

更新时间:2026-3-1 14:08:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
25+
DIP
6500
百分百原装正品 真实公司现货库存 本公司只做原装 可
GS
22+
SOP3.9
8000
原装正品支持实单
SCS
98
SOP-14
600
原装现货海量库存欢迎咨询
SCS
24+
DIP-20
25843
公司原厂原装现货假一罚十!特价出售!强势库存!
2022+
DIP
3000
原厂代理 终端免费提供样品
TI/TEXAS
26+
SOP
8931
代理全系列销售,全新原装正品,价格优势,长期供应,量大可订
TI
SOIC14
930
优势库存
TI
24+
DIP
6430
原装现货/欢迎来电咨询
SCS
24+
SOP-14
9600
原装现货,优势供应,支持实单!
SIGNETICS
23+
DIP
12
全新原装正品现货,支持订货

74LS73N数据表相关新闻