型号 功能描述 生产厂家 企业 LOGO 操作
74LS73N

Dual JK Fllp-Flop Product Specification

DESCRIPTION The '73 is a dual flip-flop with individual J, K, Clock and direct Reset inputs. The 7473 is positive pulse-triggered. JK infor- mation is loaded into the master while the Clock is HIGH and transferred to the slave on the HIGH-to-LOW transition. For the 7473, the J and K inputs

ETC1List of Unclassifed Manufacturers

etc未分类制造商未分类制造商

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs

General Description This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

Fairchild

仙童半导体

Dual J-K Flip-Flops(with Clear)

Dual J-K Flip-Flops(with Clear)

HitachiHitachi Semiconductor

日立日立公司

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP TheSN54LS/74LS73A offers individual J, K, clear, and clock inputs.These dualflip-flops aredesigned so that when the clock goes HIGH, the inputs are enabledand data will be accepted. The logic level of the J and K inputs may beallowed to change when the

Motorola

摩托罗拉

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:206.08 Kbytes Page:13 Pages

TI

德州仪器

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:206.08 Kbytes Page:13 Pages

TI

德州仪器

74LS73N产品属性

  • 类型

    描述

  • 型号

    74LS73N

  • 制造商

    NXP Semiconductors

更新时间:2025-10-13 20:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
PHI
24+
NA/
22
优势代理渠道,原装正品,可全系列订货开增值税票
SCS
25+
SOP-14
65428
百分百原装现货 实单必成
TI
24+/25+
49
原装正品现货库存价优
SIGN
23+
NA
9856
原装正品,假一罚百!
HIT
68500
一级代理 原装正品假一罚十价格优势长期供货
TI
24+
SOP5.2MM
1000
只做原装正品现货 欢迎来电查询15919825718
24+
30000
房间原装现货特价热卖,有单详谈
TI/TEXAS
NEW
SOP
8931
代理全系列销售,全新原装正品,价格优势,长期供应,量大可订
TI
18+
DIP14
85600
保证进口原装可开17%增值税发票
SCS
25+23+
SOP-14
7347
绝对原装正品全新进口深圳现货

74LS73N数据表相关新闻