位置:74LS73N > 74LS73N详情

74LS73N中文资料

厂家型号

74LS73N

文件大小

137.17Kbytes

页面数量

5

功能描述

Dual JK Fllp-Flop Product Specification

数据手册

下载地址一下载地址二

简称

ETC1etc未分类制造商

生产厂商

List of Unclassifed Manufacturers

中文名称

未分类制造商官网

74LS73N数据手册规格书PDF详情

DESCRIPTION

The '73 is a dual flip-flop with individual

J, K, Clock and direct Reset inputs. The

7473 is positive pulse-triggered. JK infor-

mation is loaded into the master while

the Clock is HIGH and transferred to the

slave on the HIGH-to-LOW transition.

For the 7473, the J and K inputs should

be stable while the Clock is HIGH for

conventional operation.

The 74LS73 i a negative edge-triggered

flip-flop. The J and K inputs must be

stable one set-up time prior to the HIGH-

to-LOW Clock transition for predictable

operation.

The Reset (Rp) is an asynchronous

active LOW input. When LOW, it over-

rides the Clock and Data inputs, forcing

the Q output LOW and the Q output

HIGH.

更新时间:2025-10-7 17:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
SIGN
23+
NA
9856
原装正品,假一罚百!
TI
24+
DIP
6430
原装现货/欢迎来电咨询
SIGNETICS
8801+
DIP
12
普通
SIGNETICS
23+
DIP
50000
全新原装正品现货,支持订货
PHI
24+
NA/
22
优势代理渠道,原装正品,可全系列订货开增值税票
SIGNETICS
23+
DIP
12
全新原装正品现货,支持订货
REN/TI
23+
DIP
37325
原厂授权代理,海外优势订货渠道。可提供大量库存,详
24+
106
SCS
24+
DIP-20
25843
公司原厂原装现货假一罚十!特价出售!强势库存!
TI
24+
DIP
1068
原装现货假一罚十