74HCT109D价格

参考价格:¥0.8222

型号:74HCT109D,652 品牌:NXP 备注:这里有74HCT109D多少钱,2025年最近7天走势,今日出价,今日竞价,74HCT109D批发/采购报价,74HCT109D行情走势销售排行榜,74HCT109D报价。
型号 功能描述 生产厂家 企业 LOGO 操作
74HCT109D

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

74HCT109D

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIA

安世

74HCT109D

Dual JK flip-flop with set and reset; positive-edge-trigger

NEXPERIA

安世

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIA

安世

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109-Q100; 74HCT109-Q100 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and

NEXPERIA

安世

封装/外壳:16-SOIC(0.154",3.90mm 宽) 功能:设置(预设)和复位 包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 描述:IC FF JK TYPE DUAL 1BIT 16SO 集成电路(IC) 触发器

ETC

知名厂家

Dual JK flip-flop with set and reset; positive-edge-trigger

NEXPERIA

安世

封装/外壳:16-SSOP(0.209",5.30mm 宽) 功能:设置(预设)和复位 包装:管件 描述:IC FF JK TYPE DUAL 1BIT 16SSOP 集成电路(IC) 触发器

ETC

知名厂家

Dual JK flip-flop with set and reset; positive-edge-trigger

文件:799.3 Kbytes Page:17 Pages

NEXPERIA

安世

Dual JK flip-flop with set and reset; positive-edge-trigger

NEXPERIA

安世

74HCT109D产品属性

  • 类型

    描述

  • 型号

    74HCT109D

  • 功能描述

    触发器 DUAL J-K POS EDGE

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2025-11-22 17:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
PHI
23+
SMD-SO16
9856
原装正品,假一罚百!
恩XP
25+
SOP
3200
全新原装、诚信经营、公司现货销售
恩XP
25+
SOT109
188600
全新原厂原装正品现货 欢迎咨询
恩XP
23+
标准封装
6000
正规渠道,只有原装!
PHI
24+
SOP
16
Nexperia
25+
N/A
20000
恩XP
24+
N/A
6000
原厂原装,价格优势,欢迎洽谈!
恩XP
22+
16SOIC
9000
原厂渠道,现货配单
恩XP
24+
N/A
6000
原厂原装现货订货价格优势终端BOM表可配单提供样品
恩XP
23+
N/A
6000
公司只做原装,可来电咨询

74HCT109D数据表相关新闻