型号 功能描述 生产厂家 企业 LOGO 操作

20-bit registered driver with inverted register enable and 30ohm termination resistors 3-State

DESCRIPTION The 74ALVC162836A is an 20-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on the LOW to HIGH tr

PHILIPS

飞利浦

20-bit registered driver with inverted register enable and 30 Ω termination resistors; 3-state

1 General description The 74ALVC162836A is a 20-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the An to Yn data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on the L

NEXPERIA

安世

20-bit registered driver with inverted register enable and 30 Ω termination resistors (3-state)

NEXPERIA

安世

20-bit registered driver with inverted register enable and 30ohm termination resistors 3-State

文件:100.32 Kbytes Page:12 Pages

PHILIPS

飞利浦

封装/外壳:56-TFSOP(0.240",6.10mm 宽) 包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 描述:IC UNIV BUS DVR 20BIT 56TSSOP 集成电路(IC) 通用总线功能

ETC

知名厂家

封装/外壳:56-TFSOP(0.240",6.10mm 宽) 包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 描述:IC UNIV BUS DVR 20BIT 56TSSOP 集成电路(IC) 通用总线功能

ETC

知名厂家

20-bit registered driver with inverted register enable and 30ohm termination resistors 3-State

DESCRIPTION The 74ALVC162836A is an 20-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on the LOW to HIGH tr

PHILIPS

飞利浦

20-bit registered driver with inverted register enable and 30 Ω termination resistors; 3-state

1 General description The 74ALVC162836A is a 20-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the An to Yn data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on the L

NEXPERIA

安世

20-bit registered driver with inverted register enable and 30ohm termination resistors 3-State

文件:100.32 Kbytes Page:12 Pages

PHILIPS

飞利浦

74ALVC162836ADG产品属性

  • 类型

    描述

  • 型号

    74ALVC162836ADG

  • 功能描述

    总线收发器 20-BIT REG DRVR W/INV REG

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2026-3-3 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
Nexperia
25+
TSSOP-56-6.1mm
22412
正规渠道,免费送样。支持账期,BOM一站式配齐
Nexperia(安世)
25+
TSSOP566
2886
原装现货,免费供样,技术支持,原厂对接
PHI
09+
TSSOP
600
一级代理,专注军工、汽车、医疗、工业、新能源、电力
恩XP
25+
TSSOP-14
30000
原装正品公司现货,假一赔十!
恩XP
21+
TSSOP-14
8080
只做原装,质量保证
恩XP
23+
TSSOP-14
8080
正规渠道,只有原装!
恩XP
22+
56TSSOP
9000
原厂渠道,现货配单
PHI
26+
TSSOP
12300
代理全系列销售,全新原装正品,价格优势,长期供应,量大可订
NEXPERIA/安世
25+
NA
860000
明嘉莱只做原装正品现货
NEXPERIA/安世
2447
SOT364
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货

74ALVC162836ADG数据表相关新闻