位置:W641GG2JB > W641GG2JB详情

W641GG2JB中文资料

厂家型号

W641GG2JB

文件大小

1888.68Kbytes

页面数量

109

功能描述

1-Gbit GDDR3 Graphics SDRAM

数据手册

下载地址一下载地址二到原厂下载

生产厂商

WINBOND

W641GG2JB数据手册规格书PDF详情

GENERAL DESCRIPTION

The W641GG2JB 1-Gbit GDDR3 GRAPHICS SDRAM is a high speed dynamic random-access memory designed for applications requiring high bandwidth. It contains 1,073,741,824 bits. The device can be configured to operate in two different modes:

• in 2-CS mode the chip is organized as two 512 Mbit memories of 8 banks each, with 4096 row locations and 512 column locations per bank.

• in 1-CS mode the chip is organized as one 1 Gbit memory, with 8192 row locations and 512 column locations perbank.

The GDDR3 GRAPHICS SDRAM uses a double data rate architecture to achieve high speed operation. The double

data rate architecture is essentially a 4n prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the GDDR3 GRAPHICS SDRAM effectively consists of a 4n data transfer every two clock cycles at the internal DRAM core and four corresponding n-bit wide, one-half-clock cycle data transfers at the I/O pins.

FEATURES

• Density: 1Gbit

• Power supply (VDD, VDDQ): 1.8V 0.1V

• Organization: 1 Chip Select x 8 banks x 4M words x 32 bits (1-CS mode) and 2 Chip Select x 8 banks x 2M words x 32 bits (2-CS mode)

• Eight internal banks per Chip Select for concurrent operation

• 4n prefetch architecture: 128 bit per array Read or Write access

• Double-data rate architecture: two data transfers per clock cycle

• Single ended interface for data, address and command

• Differential clock inputs CLK, CLK#

• Commands entered on each positive CLK edge

• Single ended Read strobe (RDQS) per byte, edge-aligned with Read data

• Single ended Write strobe (WDQS) per byte, center aligned with Write data

• Write data mask (DM) function

• DLL aligns DQ and RDQS transitions with CLK clock edges for Reads

• Burst length (BL): 4 or 8

• Sequential burst type only

• Programmable CAS latency: 7 to 14

• Programmable Write latency: 3 to 7

• Auto precharge option for each burst access

• Pseudo open drain outputs with 40 pulldown, 40 pullup

• ODT: nom. values of 60 , 120 or 240

• Programmable termination and driver strength offsets

• Refresh cycles: 8192 cycles/32ms

• Auto-refresh and self-refresh modes

• ODT and output drive strength auto-calibration with external resistor ZQ pin (240 )

• Programmable IO interface including on chip termination (ODT)

• tRAS lockout support

• Vendor ID for device identification

• Mirror function with MF pin

• Boundary Scan function with SEN pin

• tWR programmable for Writes with Auto-Precharge

• Calibrated output drive. Active termination support

• Short RAS to CAS timing for Writes

• Operating case temperature range: Tcase = 0°C to +105°C

• Package: 136-ball TFBGA.

• RoHS Compliant Product

W641GG2JB产品属性

  • 类型

    描述

  • 型号

    W641GG2JB

  • 制造商

    WINBOND

  • 制造商全称

    Winbond

  • 功能描述

    1-Gbit GDDR3 Graphics SDRAM

更新时间:2025-11-29 15:38:00
供应商 型号 品牌 批号 封装 库存 备注 价格
WINBOND
HF
56520
一级代理 原装正品假一罚十价格优势长期供货
WINBOND
23+24
BGA
29860
原装原盘原标,提供BOM一站式配单
WINBOND
FBGA
1254
正品原装--自家现货-实单可谈
WINBOND/华邦
2022+
300
全新原装 货期两周
WINBOND/华邦
23+
BGA
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
WINBOND/华邦
24+
HF
990000
明嘉莱只做原装正品现货
WINBOND
25+23+
WBGA136
68041
绝对原装正品现货,全新深圳原装进口现货
WINBOND
23+
WBGA136
50000
全新原装正品现货,支持订货
WINBOND
24+
WBGA136
5000
全新原装正品,现货销售
WINBOND
24+
WBGA136
12000
原装正品 假一罚十 可拆样