位置:V62SLASH04702-01XE > V62SLASH04702-01XE详情

V62SLASH04702-01XE中文资料

厂家型号

V62SLASH04702-01XE

文件大小

800.06Kbytes

页面数量

14

功能描述

HIGH-SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

V62SLASH04702-01XE数据手册规格书PDF详情

Controlled Baseline

− One Assembly/Test Site, One Fabrication

Site

Extended Temperature Performance of

−40°C to 125°C

Enhanced Diminishing Manufacturing

Sources (DMS) Support

Enhanced Product-Change Notification

Qualification Pedigree†

Synchronous or Asynchronous Preset

Cascadable in Synchronous or Ripple

Mode

Fanout (Over Temperature Range)

− Standard Outputs . . . 10 LSTTL Loads

− Bus Driver Outputs . . . 15 LSTTL Loads

Balanced Propagation Delay and Transition

Times

Significant Power Reduction Compared to

LSTTL Logic ICs

VCC Voltage = 2 V to 6 V

High Noise Immunity NIL or NIH = 30% of

VCC, VCC = 5 V

description/ordering information

The CD74HC40103 is manufactured with high-speed silicon-gate technology and consists of an 8-stage

synchronous down counter with a single output, which is active when the internal count is zero. The device

contains a single 8-bit binary counter. Each device has control inputs for enabling or disabling the clock, for

clearing the counter to its maximum count, and for presetting the counter either synchronously or

asynchronously. All control inputs and the terminal count (TC) output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the clock (CP)

output. Counting is inhibited when the terminal enable (TE) input is high. TC goes low when the count reaches

zero, if TE is low, and remains low for one full clock period.

When the synchronous preset enable (PE) input is low, data at the P0−P7 inputs are clocked into the counter on

the next positive clock transition, regardless of the state of TE. When the asynchronous preset enable (PL) input

is low, data at the P0−P7 inputs asynchronously are forced into the counter, regardless of the state of the PE, TE,

or CP inputs. Inputs P0−P7 represent a single 8-bit binary word for the CD74HC40103. When the master reset

(MR) input is low, the counter asynchronously is cleared to its maximum count of 25510, regardless of the state of

any other input. The precedence relationship between control inputs is indicated in the truth table.

更新时间:2025-12-6 16:37:00
供应商 型号 品牌 批号 封装 库存 备注 价格
25+
SOT5
3629
原装优势!房间现货!欢迎来电!
17+
SOT-223
6200
100%原装正品现货
NULL
23+
TO92
8650
受权代理!全新原装现货特价热卖!
24+
TO92
1025
大批量供应优势库存热卖
UEM
23+
SOT223
50000
全新原装正品现货,支持订货
25+
45
公司优势库存 热卖中!
UEM
23+
SOT-223
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
2023+
13000
进口原装现货
VANGO
17+
QFN68
880000
明嘉莱只做原装正品现货
UEM
24+
NA/
5250
原装现货,当天可交货,原型号开票