位置:TPIC6A259NE.A > TPIC6A259NE.A详情

TPIC6A259NE.A中文资料

厂家型号

TPIC6A259NE.A

文件大小

345.38Kbytes

页面数量

17

功能描述

POWER LOGIC 8-BIT ADDRESSABLE LATCH

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

TPIC6A259NE.A数据手册规格书PDF详情

Low rDS(on) . . . 1 Ω Typ

Output Short-Circuit Protection

Avalanche Energy . . . 75 mJ

Eight 350-mA DMOS Outputs

50-V Switching Capability

Four Distinct Function Modes

Low Power Consumption

description

This power logic 8-bit addressable latch controls

open-drain DMOS-transistor outputs and is

designed for general-purpose storage applications

in digital systems. Specific uses include

working registers, serial-holding registers, and

decoders or demultiplexers. This is a multifunctional

device capable of operating as eight

addressable latches or an 8-line demultiplexer

with active-low DMOS outputs. Each open-drain

DMOS transistor features an independent

chopping current-limiting circuit to prevent

damage in the case of a short circuit.

Four distinct modes of operation are selectable by

controlling the clear (CLR) and enable (G) inputs

as enumerated in the function table. In the

addressable-latch mode, data at the data-in (D)

terminal is written into the addressed latch. The

addressed DMOS-transistor output inverts the

data input with all unaddressed DMOS-transistor

outputs remaining in their previous states. In the

memory mode, all DMOS-transistor outputs

remain in their previous states and are unaffected

by the data or address inputs. To eliminate the

possibility of entering erroneous data in the latch,

enable G should be held high (inactive) while the

address lines are changing. In the 8-line

demultiplexing mode, the addressed output is

inverted with respect to the D input and all other

outputs are high. In the clear mode, all outputs are

high and unaffected by the address and data

inputs.

Separate power ground (PGND) and logic ground

(LGND) terminals are provided to facilitate

maximum system flexibility. All PGND terminals

are internally connected, and each PGND

terminal must be externally connected to the

power system ground in order to minimize

parasitic impedance. A single-point connection

between LGND and PGND must be made

externally in a manner that reduces crosstalk

between the logic and load circuits.

更新时间:2025-10-12 11:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
DIP
50000
全新原装正品现货,支持订货
TI
25+
SOP24
7500
十年品牌!原装现货!!!
TEXAS
23+
NA
1336
专做原装正品,假一罚百!
TI(德州仪器)
23+
NA
20094
正纳10年以上分销经验原装进口正品做服务做口碑有支持
TI
23+
SOP24
50000
全新原装正品现货,支持订货
TI
21+
SOP24
10000
原装现货假一罚十
TI
SOP24
6500
一级代理 原装正品假一罚十价格优势长期供货
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI/德州仪器
24+
SOP24
1500
只供应原装正品 欢迎询价
TI
23+
SOP24
5000
全新原装,支持实单,非诚勿扰