位置:SN74LVTH16543-EP > SN74LVTH16543-EP详情
SN74LVTH16543-EP中文资料
SN74LVTH16543-EP数据手册规格书PDF详情
Members of the Texas Instruments
WidebusE Family
State-of-the-Art Advanced BiCMOS
Technology (ABT) Design for 3.3-V
Operation and Low Static-Power
Dissipation
Support Mixed-Mode Signal Operation (5-V
Input and Output Voltages With 3.3-V VCC)
Support Unregulated Battery Operation
Down to 2.7 V
Ioff and Power-Up 3-State Support Hot
Insertion
Bus Hold on Data Inputs Eliminates the
Need for External Pullup/Pulldown
Resistors
Typical VOLP (Output Ground Bounce)
< 0.8 V at VCC = 3.3 V, TA = 25°C
Distributed VCC and GND Pin Configuration
Minimizes High-Speed Switching Noise
Flow-Through Architecture Optimizes PCB
Layout
Latch-Up Performance Exceeds 500 mA Per
JESD 17
ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
Package Options Include Plastic Shrink
Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package
Using 25-mil Center-to-Center Spacings
description
The ’LVTH16543 devices are 16-bit registered transceivers designed for low-voltage (3.3-V) VCC operation, but
with the capability to provide a TTL interface to a 5-V system environment. These devices can be used as two
8-bit transceivers or one 16-bit transceiver. Separate latch-enable (LEAB or LEBA) and output-enable (OEAB
or OEBA) inputs are provided for each register to permit independent control in either direction of data flow.
The A-to-B enable (CEAB) input must be low to enter data from A or to output data from B. If CEAB is low and
LEAB is low, the A-to-B latches are transparent; a subsequent low-to-high transition of LEAB puts the A latches
in the storage mode. With CEAB and OEAB both low, the 3-state B outputs are active and reflect the data present
at the output of the A latches. Data flow from B to A is similar but requires using the CEBA, LEBA, and OEBA
inputs.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor;
the minimum value of the resistor is determined by the current-sinking capability of the driver.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
The SN54LVTH16543 is characterized for operation over the full military temperature range of –55°C to 125°C.
The SN74LVTH16543 is characterized for operation from –40°C to 85°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI/德州仪器 |
2023+ |
TSSOP48 |
6895 |
原厂全新正品旗舰店优势现货 |
|||
TI |
25+ |
TSSOP-56 |
2800 |
原装现货!可长期供货! |
|||
TI |
24+ |
5000 |
自己现货 |
||||
TI |
24+/25+ |
5100 |
原装正品现货库存价优 |
||||
TEXASINSTRU |
24+ |
原装进口原厂原包接受订货 |
3317 |
原装现货假一罚十 |
|||
TI |
25+ |
TSSOP56 |
4690 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI10 |
23+ |
NA |
3680 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
|||
TexasInstruments |
18+ |
ICBUSTRANSCVR16BIT56TSSO |
6800 |
公司原装现货/欢迎来电咨询! |
|||
TI10 |
13+ |
TSSOP |
80 |
原装正品现货,可开发票,假一赔十 |
SN74LVTH16543-EP 资料下载更多...
SN74LVTH16543-EP 芯片相关型号
- 74LVTH16541DGGRE4
- 74LVTH16541DLRG4
- MAW25-C3F0E112-A1ZA
- MAW25-C3F0E112-A3DA
- MAW25-C3F0E112-A3TA
- MAW25-C3F0E112-A3ZA
- SN74AUP1T86
- SN74AUP1T86DCKT
- SN74AUP1T87
- SN74AUP1T87DCKR
- SN74AUP1T87DCKR.B
- SN74AUP1T87DCKRG4.B
- SN74AUP1T87DCKT
- SN74LVTH16543DL
- SN74LVTH16543DL.B
- SN74LVTH16543DLR
- SN74LVTH16543DLR.B
- STM32L496VGY3
- STM32L496VGY3P
- STM32L496VGY6P
- STM32L496VGY6PTR
- STM32L496VGY6PXXX
- STM32L496VGY6TR
- STM32L496VGY6XXX
- TBOX110
- TBOX110-APL-MR2
- TBOX110-APL-MR4
- TBOX110-APL-TV
- TL026CPSR.A
- UVK0J472MHD
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105