位置:SN74LVT573DW > SN74LVT573DW详情

SN74LVT573DW中文资料

厂家型号

SN74LVT573DW

文件大小

682.64Kbytes

页面数量

17

功能描述

3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

闭锁 3.3V ABT Octal Trans D-Type 闭锁

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVT573DW数据手册规格书PDF详情

State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V

Operation and Low Static Power

Dissipation

Support Mixed-Mode Signal Operation (5-V

Input and Output Voltages With 3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

< 0.8 V at VCC = 3.3 V, TA = 25°C

ESD Protection Exceeds 2000 V Per

MIL-STD-883C, Method 3015; Exceeds

200 V Using Machine Model

(C = 200 pF, R = 0)

Latch-Up Performance Exceeds 500 mA

Per JEDEC Standard JESD-17

Bus-Hold Data Inputs Eliminate the Need

for External Pullup Resistors

Support Live Insertion

Package Options Include Plastic

Small-Outline (DW), Shrink Small-Outline

(DB), and Thin Shrink Small-Outline (PW)

Packages, Ceramic Chip Carriers (FK),

Ceramic Flat (W) Packages, and Ceramic

(J) DIPs

description

These octal latches are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to

provide a TTL interface to a 5-V system environment.

The eight latches of the ’LVT573 are transparent D-type latches. While the latch-enable (LE) input is high, the

Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up

at the D inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high

or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive

the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus

lines without need for interface or pullup components. OE does not affect the internal operations of the latches.

Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74LVT573 is available in TI’s shrink small-outline package (DB), which provides the same I/O pin count

and functionality of standard small-outline packages in less than half the printed-circuit-board area.

The SN54LVT573 is characterized for operation over the full military temperature range of −55°C to 125°C. The

SN74LVT573 is characterized for operation from −40°C to 85°C.

SN74LVT573DW产品属性

  • 类型

    描述

  • 型号

    SN74LVT573DW

  • 功能描述

    闭锁 3.3V ABT Octal Trans D-Type 闭锁

  • RoHS

  • 制造商

    Micrel

  • 电路数量

    1

  • 逻辑类型

    CMOS

  • 逻辑系列

    TTL

  • 极性

    Non-Inverting

  • 输出线路数量

    9

  • 电源电压-最大

    12 V

  • 电源电压-最小

    5 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 封装/箱体

    SOIC-16

  • 封装

    Reel

更新时间:2025-12-2 15:12:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SOP20300mil
924
只做原装,提供一站式配单服务,代工代料。BOM配单
TEXASINSTRU
24+
原封装
413
原装现货假一罚十
TI
24+/25+
174
原装正品现货库存价优
24+
SOP
900
TI
1706+
?
14860
只做原装进口,假一罚十
TI
1688
全新原装 货期两周
Texas Instruments
24+
20-SOIC
56200
一级代理/放心采购
TI
25+
SOP-20
100
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
SOIC-20
499
TI
22+
20SOIC
9000
原厂渠道,现货配单

SN74LVT573DW 价格

参考价格:¥22.3389

型号:SN74LVT573DW 品牌:Texas 备注:这里有SN74LVT573DW多少钱,2025年最近7天走势,今日出价,今日竞价,SN74LVT573DW批发/采购报价,SN74LVT573DW行情走势销售排排榜,SN74LVT573DW报价。