位置:SN74F163ADR.A > SN74F163ADR.A详情

SN74F163ADR.A中文资料

厂家型号

SN74F163ADR.A

文件大小

382.56Kbytes

页面数量

16

功能描述

SYNCHRONOUS 4-BIT BINARY COUNTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74F163ADR.A数据手册规格书PDF详情

Internal Look-Ahead Circuitry for Fast

Counting

Carry Output for N-Bit Cascading

Fully Synchronous Operation for Counting

description

This synchronous, presettable, 4-bit binary

counter has internal carry look-ahead circuitry

for use in high-speed counting designs.

Synchronous operation is provided by having all

flip-flops clocked simultaneously so that the

outputs change coincident with each other when

so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the

output counting spikes that normally are associated with asynchronous (ripple-clock) counters. However,

counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four

flip-flops on the rising (positive-going) edge of CLK.

This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because

presetting is synchronous, a low logic level at the load (LOAD) input disables the counter and causes the outputs

to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT.

The clear function is synchronous, and a low logic level at the clear (CLR) input sets all four of the flip-flop outputs

to low after the next low-to-high transition of the clock, regardless of the levels of ENP and ENT. This

synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum

count desired. The active-low output of the gate used for decoding is connected to the clear input to

synchronously clear the counter to 0000 (LLLL).

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without

additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and

ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a

high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used

to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

The SN74F163A features a fully independent clock circuit. Changes at ENP, ENT, or LOAD that modify the

operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter

(whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold

times.

更新时间:2025-11-3 13:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
SOIC16
205
TI
25+
SOIC16
4690
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
25+
SOIC16
4500
全新原装、诚信经营、公司现货销售!
TI
24+
SOIC16
175
只做原装,欢迎询价,量大价优
TI
25+
SOIC16
175
全新现货
TI/德州仪器
21+
SOP16-3.9MM
8000
全新原装 公司现货 价格优
TI/德州仪器
23+
SOP16-3.9MM
50000
全新原装正品现货,支持订货
TI/德州仪器
24+
SOP16-3.9MM
8381
只供应原装正品 欢迎询价
TI/德州仪器
24+
NA/
8381
优势代理渠道,原装正品,可全系列订货开增值税票
TI
24+/25+
475
原装正品现货库存价优