位置:SN74AS869DW.A > SN74AS869DW.A详情

SN74AS869DW.A中文资料

厂家型号

SN74AS869DW.A

文件大小

444.44Kbytes

页面数量

22

功能描述

SYNCHRONOUS 8-BIT UP/DOWN COUNTERS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74AS869DW.A数据手册规格书PDF详情

Fully Programmable With Synchronous

Counting and Loading

SN74ALS867A and 4AS867 Have

Asynchronous Clear; SN74ALS869 and

4AS869 Have Synchronous Clear

Fully Independent Clock Circuit

Simplifies Use

Ripple-Carry Output for n-Bit Cascading

Package Options Include Plastic

Small-Outline (DW) Packages, Ceramic

Chip Carriers (FK), and Standard Plastic

(NT) and Ceramic (JT) 300-mil DIPs

description

These synchronous, presettable, 8-bit up/down

counters feature internal-carry look-ahead

circuitry for cascading in high-speed counting

applications. Synchronous operation is provided

by having all flip-flops clocked simultaneously so

that the outputs change coincidentally with each

other when so instructed by the count-enable

(ENP, ENT) inputs and internal gating. This mode

of operation eliminates the output counting spikes

normally associated with asynchronous (rippleclock)

counters. A buffered clock (CLK) input

triggers the eight flip-flops on the rising (positivegoing)

edge of the clock waveform.

These counters are fully programmable; they may

be preset to any number between 0 and 255. The

load-input circuitry allows parallel loading of the

cascaded counters. Because loading is

synchronous, selecting the load mode disables

the counter and causes the outputs to agree with

the data inputs after the next clock pulse.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without

additional gating. Two count-enable (ENP and ENT) inputs and a ripple-carry (RCO) output are instrumental

in accomplishing this function. Both ENP and ENT must be low to count. The direction of the count is determined

by the levels of the select (S0, S1) inputs as shown in the function table. ENT is fed forward to enable RCO. RCO

thus enabled produces a low-level pulse while the count is zero (all outputs low) counting down or 255 counting

up (all outputs high). This low-level overflow-carry pulse can be used to enable successive cascaded stages.

Transitions at ENP and ENT are allowed regardless of the level of CLK. All inputs are diode clamped to minimize

transmission-line effects, thereby simplifying system design.

These counters feature a fully independent clock circuit. With the exception of the asynchronous clear on the

SN74ALS867A and 4AS867, changes at S0 and S1 that modify the operating mode have no effect on the Q

outputs until clocking occurs. For the 4AS867 and 4AS869, any time ENP and/or ENT is taken high, RCO either

goes or remains high. For the SN74ALS867A and SN74ALS869, any time ENT is taken high, RCO either goes

or remains high. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely

by the conditions meeting the stable setup and hold times.

更新时间:2025-11-1 10:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Texas Instruments
24+
24-SOIC
56200
一级代理/放心采购
TI
25+
SOP-24
1001
就找我吧!--邀您体验愉快问购元件!
TI
22+
24SOIC
9000
原厂渠道,现货配单
Texas Instruments
25+
24-SOIC(0.295 7.50mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
Texas Instruments(德州仪器)
24+
HTSSOP-24
690000
代理渠道/支持实单/只做原装
24+
3000
自己现货
TI
24+/25+
15
原装正品现货库存价优
TI
02+
DIP24
1570
全新原装进口自己库存优势
TEXAS
24+
DIP24P
6868
原装现货,可开13%税票
TMS
06+
PDIP
1000
自己公司全新库存绝对有货