位置:SN74ALS169BDR.A > SN74ALS169BDR.A详情

SN74ALS169BDR.A中文资料

厂家型号

SN74ALS169BDR.A

文件大小

705.03Kbytes

页面数量

21

功能描述

SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTERS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ALS169BDR.A数据手册规格书PDF详情

Fully Synchronous Operation for Counting

and Programming

Internal Carry Look-Ahead Circuitry for

Fast Counting

Carry Output for n-Bit Cascading

Fully Independent Clock Circuit

Package Options Include Plastic

Small-Outline (D) Packages, Ceramic Chip

Carriers (FK), and Standard Plastic (N) and

Ceramic (J) 300-mil DIPs

description

These synchronous 4-bit up/down binary

presettable counters feature an internal carry

look-ahead circuitry for cascading in high-speed

counting applications. Synchronous operation is

provided by having all flip-flops clocked

simultaneously so that the outputs change

coincident with each other when so instructed by

the count-enable (ENP, ENT) inputs and internal

gating. This mode of operation eliminates the

output counting spikes normally associated with

asynchronous (ripple-clock) counters. A buffered

clock (CLK) input triggers the four flip-flops on the

rising (positive-going) edge of the clock waveform.

These counters are fully programmable; that is,

they may be preset to either level. The load-input

circuitry allows loading with the carry-enable

output of cascaded counters. Because loading is

synchronous, setting up a low level at the load

(LOAD) input disables the counter and causes the

outputs to agree with the data inputs after the next

clock pulse.

The internal carry look-ahead circuitry provides for cascading counters for n-bit synchronous application without

additional gating. ENP and ENT inputs and a ripple-carry output (RCO) are instrumental in accomplishing this

function. Both ENP and ENT must be low to count. The direction of the count is determined by the level of the

up/down (U/D) input. When U/D is high, the counter counts up; when low, it counts down. ENT is fed forward

to enable RCO. RCO, thus enabled, produces a low-level pulse while the count is zero (all inputs low) counting

down or maximum (15) counting up. This low-level overflow ripple-carry pulse can be used to enable successive

cascaded stages. Transitions at ENP or ENT are allowed regardless of the level of the clock input. All inputs

are diode clamped to minimize transmission-line effects, thereby simplifying system design.

These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, LOAD, or U/D)

that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function

of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the

stable setup and hold times.

The SN54ALS169B and SN54AS169A are characterized for operation over the full military temperature range

of −55°C to 125°C. The SN74ALS169B and SN74AS169A are characterized for operation from 0°C to 70°C.

更新时间:2025-11-3 15:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
最新
2000
原装正品现货
TI
24+
DIP-16
3000
自己现货
TI
2016+
DIP
3000
只做原装,假一罚十,公司可开17%增值税发票!
TI
25+
DIP16
746
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
24+/25+
941
原装正品现货库存价优
TI
50
全新原装 货期两周
TI
25+23+
DIP16
35401
绝对原装正品全新进口深圳现货
TI
24+
DIP14
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
TI/德州仪器
2022+
175
全新原装 货期两周
TI
24+
DIP16
65200
一级代理/放心采购