位置:SN74ABT657ADBR.B > SN74ABT657ADBR.B详情

SN74ABT657ADBR.B中文资料

厂家型号

SN74ABT657ADBR.B

文件大小

277.76Kbytes

页面数量

13

功能描述

OCTAL TRANSCEIVERS WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ABT657ADBR.B数据手册规格书PDF详情

State-of-the-Art EPIC-IIBE BiCMOS Design

Significantly Reduces Power Dissipation

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

Latch-Up Performance Exceeds 500 mA Per

JEDEC Standard JESD-17

Typical VOLP (Output Ground Bounce) < 1 V

at VCC = 5 V, TA = 25°C

High-Impedance State During Power Up

and Power Down

Flow-Through Architecture Optimizes PCB

Layout

High-Drive Outputs (–32-mA IOH, 64-mA IOL)

Package Options Include Plastic

Small-Outline (DW) Packages, Ceramic

Chip Carriers (FK), and Plastic (NT) and

Ceramic (JT) DIPs

description

Th ABT657A transceivers have eight

noninverting buffers with parity-generator/

checker circuits and control signals. The

transmit/receive (T/R) input determines the

direction of data flow. When T/R is high, data flows

from the A port to the B port (transmit mode); when

T/R is low, data flows from the B port to the A port

(receive mode). When the output-enable (OE)

input is high, both the A and B ports are in the

high-impedance state.

Odd or even parity is selected by a logic high or

low level on the ODD/EVEN input. PARITY carries

the parity-bit value; it is an output from the parity

generator/checker in the transmit mode and an

input to the parity generator/checker in the receive

mode.

In the transmit mode, after the A bus is polled to determine the number of high bits, PARITY is set to the logic

level that maintains the parity sense selected by the level at ODD/EVEN. For example, if ODD/EVEN is low

(even parity selected) and there are five high bits on the A bus, PARITY is set to the logic high level so that an

even number of the nine total bits (eight A-bus bits plus parity bit) are high.

In the receive mode, after the B bus is polled to determine the number of high bits, the error (ERR) output logic

level indicates whether or not the data to be received exhibits the correct parity sense. For example, if

ODD/EVEN is high (odd parity selected), PARITY is high, and there are three high bits on the B bus, ERR is

low, indicating a parity error.

更新时间:2025-11-22 15:14:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TexasInstruments
18+
ICTRANSCVRTRI-ST16BIT24S
6800
公司原装现货/欢迎来电咨询!
TI
23+
SSOP-24
8560
受权代理!全新原装现货特价热卖!
Texas Instruments
24+
24-SOIC
65200
一级代理/放心采购
TI
25+
SOP-24
3854
就找我吧!--邀您体验愉快问购元件!
TI
22+
24SOIC
9000
原厂渠道,现货配单
TI
25+
SOP24
4500
全新原装、诚信经营、公司现货销售!
TI(德州仪器)
24+
SOP24300mil
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
TI(德州仪器)
24+
SOP24300mil
1493
原装现货,免费供样,技术支持,原厂对接
Texas Instruments(德州仪器)
24+
24-SOIC (0.295, 7.50mm Width)
690000
代理渠道/支持实单/只做原装
Texas Instruments
25+
24-SOIC(0.295 7.50mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证