位置:SN74ABT16657DLR.B > SN74ABT16657DLR.B详情

SN74ABT16657DLR.B中文资料

厂家型号

SN74ABT16657DLR.B

文件大小

278.78Kbytes

页面数量

13

功能描述

16-BIT TRANSCEIVERS WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ABT16657DLR.B数据手册规格书PDF详情

Members of the Texas Instruments

WidebusE Family

State-of-the-Art EPIC-IIBE BiCMOS Design

Significantly Reduces Power Dissipation

Latch-Up Performance Exceeds 500 mA Per

JEDEC Standard JESD-17

Typical VOLP (Output Ground Bounce) < 1 V

at VCC = 5 V, TA = 25°C

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

Flow-Through Architecture Optimizes PCB

Layout

High-Drive Outputs (–32-mA IOH, 64-mA IOL)

Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages and 380-mil

Fine-Pitch Ceramic Flat (WD) Package

Using 25-mil Center-to-Center Spacings

description

The ’ABT16657 contain two noninverting octal

transceiver sections with separate parity

generator/checker circuits and control signals.

For either section, the transmit/receive (1T/R or

2T/R) input determines the direction of data flow.

When 1T/R (or 2T/R) is high, data flows from the

1A (or 2A) port to the 1B (or 2B) port (transmit

mode); when 1T/R (or 2T/R) is low, data flows

from the 1B (or 2B) port to the 1A (or 2A) port

(receive mode). When the output-enable (1OE or

2OE) input is high, both the 1A (or 2A) and 1B (or

2B) ports are in the high-impedance state.

Odd or even parity is selected by a logic high or low level, respectively, on the 1ODD/EVEN (or 2ODD/EVEN)

input. 1PARITY (or 2PARITY) carries the parity bit value; it is an output from the parity generator/checker in the

transmit mode and an input to the parity generator/checker in the receive mode.

In the transmit mode, after the 1A (or 2A) bus is polled to determine the number of high bits, 1PARITY (or

2PARITY) is set to the logic level that maintains the parity sense selected by the level at the 1ODD/EVEN (or

2ODD/EVEN) input. For example, if 1ODD/EVEN is low (even parity selected) and there are five high bits on

the 1A bus, then 1PARITY is set to the logic high level so that an even number of the nine total bits (eight 1A-bus

bits plus parity bit) are high.

更新时间:2025-10-31 15:14:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TexasInstruments
18+
ICBUSTRANSCVR16BIT56SSOP
6800
公司原装现货/欢迎来电咨询!
TI
20+
SSOP56
11520
特价全新原装公司现货
TI/德州仪器
2447
SSOP56
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI/德州仪器
21+
SSOP56
10000
全新原装 公司现货 价格优
TI/德州仪器
23+
SSOP56
50000
全新原装正品现货,支持订货
TI/德州仪器
22+
SSOP56
12245
现货,原厂原装假一罚十!
TI
23+
SSOP56
3200
正规渠道,只有原装!
TI
SSOP56
6800
一级代理 原装正品假一罚十价格优势长期供货
TI/德州仪器
22+
SSOP56
30000
十七年VIP会员,诚信经营,一手货源,原装正品可零售!
TI/德州仪器
2023+
SSOP56
6893
专注全新正品,优势现货供应