位置:SN65LVDS93BDGGR.A > SN65LVDS93BDGGR.A详情

SN65LVDS93BDGGR.A中文资料

厂家型号

SN65LVDS93BDGGR.A

文件大小

1164.68Kbytes

页面数量

36

功能描述

SN65LVDS93B 10 MHz - 85 MHz 28-bit Flat Panel Display Link LVDS Serdes Transmitter

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN65LVDS93BDGGR.A数据手册规格书PDF详情

1 Features

1• Industrial Temperature Range –40°C to 85°C

• LVDS Display Serdes Interfaces Directly to LCD

Display Panels With Integrated LVDS

• Package Options: 8.1-mm × 14-mm TSSOP

• 1.8 V up to 3.3-V Tolerant Data Inputs to Connect

Directly to Low-Power, Low-Voltage Application

and Graphic Processors

• Transfer Rate up to 85 Mpps (Mega Pixels Per

Second); Pixel Clock Frequency Range 10 MHz to

85 MHz; Max 2.38 Gbps data rate supported

• Suited for Display Resolutions Ranging From

HVGA up to HD With Low EMI

• Operates From a Single 3.3-V Supply and 170

mW (Typical) at 75 MHz

• 28 Data Channels Plus Clock In Low-Voltage TTL

to 4 Data Channels Plus Clock Out Low-Voltage

Differential

• Consumes Less Than 1 mW When Disabled

• Selectable Rising or Falling Clock Edge Triggered

Inputs

• ESD: 5-kV HBM

• Supports Spread Spectrum Clocking (SSC)

• Supports RGB 888 to LVDS I Conversion

2 Applications

• HMI Panel (Human Machine Interface)

• Industrial PC Display

• Medical Imaging Display

• LCD Display Panel Driver

3 Description

The SN65LVDS93B LVDS SerDes

(serializer/deserializer) transmitter contains four 7-bit

parallel load serial-out shift registers, a 7 × clock

synthesizer, and five low-voltage differential signaling

(LVDS) drivers in a single integrated circuit. These

functions allow synchronous transmission of 28 bits of

single-ended LVTTL data over five balanced-pair

conductors for receipt by a compatible receiver, such

as the DS90CR286A and SN65LVDS94.

When transmitting, data bits D0 through D27 are

each loaded into registers upon the edge of the input

clock signal (CLKIN). The rising or falling edge of the

clock can be selected through the clock select

(CLKSEL) pin. The frequency of CLKIN is multiplied

seven times and then used to serially unload the data

registers in 7-bit slices. The four serial streams and a

phase-locked clock (CLKOUT) are then output to

LVDS output drivers. The frequency of CLKOUT is

the same as the input clock, CLKIN.

更新时间:2025-12-2 9:29:00
供应商 型号 品牌 批号 封装 库存 备注 价格
SN65LVDS93BDGGR
25+
56-TFSOP(0.240 6.10mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
Texas Instruments
24+
56-TSSOP
56200
一级代理/放心采购
TI(德州仪器)
2021+
TSSOP(DGG)
499
TI
23+
N/A
560
原厂原装
TI(德州仪器)
24+/25+
10000
原装正品现货库存价优
TI/德州仪器
23+
TSSOP56
50000
全新原装正品现货,支持订货
80000
TI(德州仪器)
2022+
8000
原厂原装,假一罚十
TI/德州仪器
22+
TSSOP56
9000
原装正品,支持实单!
TI
24+
TSSOP56
10000
低于市场价,实单必成,QQ1562321770