位置:SN65LVDS105 > SN65LVDS105详情
SN65LVDS105中文资料
SN65LVDS105数据手册规格书PDF详情
FEATURES
· One Line Receiver and Eight Line Drivers
Configured as an 8-Port LVDS Repeater
· Line Receiver and Line Drivers Meet or
Exceed the Requirements of ANSI EIA/TIA-644
Standard
· Typical Data Signaling Rates to 400 Mbps or
Clock Frequencies to 400 MHz
· Enabling Logic Allows Individual Control of
Each Driver Output, Plus All Outputs
· Low-Voltage Differential Signaling With
Typical Output Voltage of 350 mV and a 100-W
Load
· Electrically Compatible With LVDS, PECL,
LVPECL, LVTTL, LVCMOS, GTL, BTL, CTT,
SSTL, or HSTL Outputs With External
Termination Networks
· Propagation Delay Times < 4.7 ns
· Output Skew Less Than 300 ps and
Part-to-Part Skew Less Than 1.5 ns
· Total Power Dissipation at 200 MHz Typically
Less Than 330 mW With 8 Channels Enabled
· Driver Outputs or Receiver Input Equals High
Impedance When Disabled or With VCC < 1.5 V
· Bus-Pin ESD Protection Exceeds 12 kV
· Packaged in Thin Shrink Small-Outline
Package With 20-Mil Terminal Pitch
DESCRIPTION
The SN65LVDS108 is configured as one differential line receiver connected to eight differential line drivers.
Individual output enables are provided for each output and an additional enable is provided for all outputs.
The line receivers and line drivers implement the electrical characteristics of low-voltage differential signaling
(LVDS). LVDS, as specified in EIA/TIA-644, is a data signaling technique that offers low power, low noise
emission, high noise immunity, and high switching speeds. (Note: The ultimate rate and distance of data transfer
is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other
system characteristics.)
The intended application of this device, and the LVDS signaling technique, is for point-to-point or
point-to-multipoint (distributed simplex) baseband data transmission on controlled impedance media of
approximately 100 W. The transmission media may be printed-circuit board traces, backplanes, or cables. The
large number of drivers integrated into the same silicon substrate, along with the low pulse skew of balanced
signaling, provides extremely precise timing alignment of the signals being repeated from the inputs. This is
particularly advantageous for implementing system clock or data distribution trees.
The SN65LVDS108 is characterized for operation from –40°C to 85°C.
SN65LVDS105产品属性
- 类型
描述
- 型号
SN65LVDS105
- 功能描述
LVDS 接口集成电路 Dual Low V Diff
- RoHS
否
- 制造商
Texas Instruments
- 激励器数量
4
- 接收机数量
4
- 数据速率
155.5 Mbps
- 工作电源电压
5 V
- 最大功率耗散
1025 mW
- 最大工作温度
+ 85 C
- 封装/箱体
SOIC-16 Narrow
- 封装
Reel
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
24+ |
SSOP20 |
6000 |
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现 |
||||
TI(德州仪器) |
24+ |
标准封装 |
9448 |
原厂直销,大量现货库存,交期快。价格优,支持账期 |
|||
TI |
2021+ |
TSSOP-16 |
9450 |
原装现货。 |
|||
TI |
21+ |
TSSOP16 |
2000 |
十年信誉,只做原装,有挂就有现货! |
|||
TI/德州仪器 |
23+ |
TSSOP16 |
29600 |
一级分销商! |
|||
TI(德州仪器) |
24+ |
SOP-16 |
9555 |
支持大陆交货,美金交易。原装现货库存。 |
|||
TI |
2024+ |
N/A |
70000 |
柒号只做原装 现货价秒杀全网 |
|||
TI/德州仪器 |
25+ |
SOP16 |
4000 |
||||
TI |
22+ |
SOP16 |
1000 |
原装正品现货,德为本,正为先,通天下! |
|||
TI |
SSOP-16 |
3200 |
原装长期供货! |
SN65LVDS105PWR 价格
参考价格:¥15.5712
SN65LVDS105 资料下载更多...
SN65LVDS105 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
