位置:SN54ABT18502 > SN54ABT18502详情
SN54ABT18502中文资料
SN54ABT18502数据手册规格书PDF详情
Member of the Texas Instruments
Widebus Family
UBT Transceiver Combines D-Type
Latches and D-Type Flip-Flops for
Operation in Transparent, Latched, or
Clocked Mode
Compatible With IEEE Std 1149.1-1990
(JTAG) Test Access Port (TAP) and
Boundary-Scan Architecture
Includes D-Type Flip-Flops and Control
Circuitry to Provide Multiplexed
Transmission of Stored and Real-Time Data
Two Boundary-Scan Cells (BSCs) Per I/O
for Greater Flexibility
SCOPE Instruction Set
– IEEE Std 1149.1-1990 Required
Instructions, Optional INTEST, and
P1149.1A CLAMP and HIGHZ
– Parallel Signature Analysis (PSA) at
Inputs With Masking Option
– Pseudorandom Pattern Generation
(PRPG) From Outputs
– Sample Inputs/Toggle Outputs (TOPSIP)
– Binary Count From Outputs
– Device Identification
– Even-Parity Opcodes
description
The SN74ABT18502 scan test device with an 18-bit universal bus transceiver is a member of the
Texas Instruments SCOPE testability IC family. This family of devices supports IEEE Std 1149.1-1990
boundary scan to facilitate testing of complex circuit board assemblies. Scan access to the test circuitry is
accomplished via the four-wire test access port (TAP) interface.
In the normal mode, this device is an 18-bit universal bus transceiver that combines D-type latches and D-type
flip-flops to allow data flow in transparent, latched, or clocked modes. The device can be used either as two 9-bit
transceivers or one 18-bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples
of the data appearing at the device pins or to perform a self test on the boundary test cells. Activating the TAP
in the normal mode does not affect the functional operation of the SCOPE universal bus transceivers.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),
and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when
LEAB is high. When LEAB is low, the A-bus data is latched while CLKAB is held at a static low or high logic level.
Otherwise, if LEAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When OEAB is low, the
B outputs are active. When OEAB is high, the B outputs are in the high-impedance state. B-to-A data flow is
similar to A-to-B data flow but uses the OEBA, LEBA, and CLKBA inputs.
In the test mode, the normal operation of the SCOPE universal bus transceivers is inhibited, and the test circuitry
is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs
boundary scan test operations according to the protocol described in IEEE Std 1149.1-1990.
Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI),
test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry can perform
other testing functions such as parallel signature analysis (PSA) on data inputs and pseudorandom pattern
generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.
Additional flexibility is provided in the test mode through the use of two boundary-scan cells (BSCs) for each
I/O pin. This allows independent test data to be captured and forced at either bus (A or B). A PSA/binary count
up (PSA/COUNT) instruction is also included to ease the testing of memories and other circuits where a binary
count addressing scheme is useful.
SN54ABT18502产品属性
- 类型
描述
- 型号
SN54ABT18502
- 制造商
TI
- 制造商全称
Texas Instruments
- 功能描述
SCAN TEST DEVICE WITH 18-BIT REGISTERED BUS TRANSCEIVER
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI/德州仪器 |
23+ |
DIP |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
|||
TI/德州仪器 |
QQ咨询 |
DIP |
380 |
全新原装 研究所指定供货商 |
|||
TI |
24+ |
DIP |
200 |
进口原装正品优势供应 |
|||
TI/德州仪器 |
24+ |
DIP |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
|||
TI |
2308+ |
DIP |
4862 |
只做进口原装!假一赔百!自己库存价优! |
|||
TI |
LCC200 |
900 |
优势库存 |
||||
TI |
24+ |
长期备有现货 |
500000 |
行业低价,代理渠道 |
|||
TI |
23+ |
QFP |
30000 |
代理全新原装现货,价格优势 |
|||
TI |
00+ |
QFP |
56 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
SN54ABT18502 资料下载更多...
SN54ABT18502 芯片相关型号
- 895-041-544-408
- 895-041-544-412
- 895-041-544-602
- 895-041-544-603
- 895-041-544-604
- 895-041-544-607
- 895-041-544-608
- 895-041-544-612
- 8N42V01LC-0000CDI8
- 8N42V01LC-0999CDI8
- 8N42V01LC-1000CDI8
- 8N42V01LC-1999CDI8
- 8N42V01LC-2000CDI8
- DS92LV16TVHG/NOPB
- DS92LV16TVHG/NOPB.A
- DS92LV16TVHGX/NOPB
- DS92LV16TVHGX/NOPB.A
- DSD1796DBR
- DSD1796DBR.B
- INA827AIDGK
- INA827AIDGK.B
- INA827AIDGKR
- INA827AIDGKR.B
- SM1
- SN54ABT18640
- UC2824
- Y4728120K500Q0L
- Y4728120K500Q19L
- Y4728120K500Q1L
- Y4728120K500Q9L
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105