位置:SN54ABT16833 > SN54ABT16833详情

SN54ABT16833中文资料

厂家型号

SN54ABT16833

文件大小

287.21Kbytes

页面数量

14

功能描述

DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN54ABT16833数据手册规格书PDF详情

Members of the Texas Instruments

WidebusE Family

State-of-the-Art EPIC-IIBE BiCMOS Design

Significantly Reduces Power Dissipation

Latch-Up Performance Exceeds 500 mA

Per JEDEC Standard JESD-17

Typical VOLP (Output Ground Bounce)

< 1 V at VCC = 5 V, TA = 25°C

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

Flow-Through Architecture Optimizes

PCB Layout

High-Drive Outputs (–32-mA IOH, 64-mA IOL)

Parity-Error Flag With Parity

Generator/Checker

Register for Storage of Parity-Error Flag

Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages and 380-mil

Fine-Pitch Ceramic Flat (WD) Package

Using 25-mil Center-to-Center Spacings

description

The ’ABT16833 consist of two noninverting 8-bit

to 9-bit parity bus transceivers and are designed

for communication between data buses. For each

transceiver, when data is transmitted from the

A bus to the B bus, an odd-parity bit is generated

and output on the parity I/O pin (1PARITY or

2PARITY). When data is transmitted from the

B bus to the A bus, 1PARITY (or 2PARITY) is

configured as an input and combined with the

B-input data to generate an active-low error flag if

odd parity is not detected.

The error (1ERR or 2ERR) output is configured as an open-collector output. The B-to-A parity-error flag is

clocked into 1ERR (or 2ERR) on the low-to-high transition of the clock (1CLK or 2CLK) input. 1ERR (or 2ERR)

is cleared (set high) by taking the clear (1CLR or 2CLR) input low.

The output-enable (OEA and OEB) inputs can be used to disable the device so that the buses are effectively

isolated. When both OEA and OEB are low, data is transferred from the A bus to the B bus and inverted parity

is generated. Inverted parity is a forced error condition that gives the designer more system diagnostic

capability.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

SN54ABT16833产品属性

  • 类型

    描述

  • 型号

    SN54ABT16833

  • 制造商

    TI

  • 制造商全称

    Texas Instruments

  • 功能描述

    DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

更新时间:2025-10-10 9:23:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI/德州仪器
23+
DIP
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
TI/德州仪器
QQ咨询
DIP
380
全新原装 研究所指定供货商
TI
24+
DIP
200
进口原装正品优势供应
TI/德州仪器
24+
DIP
66800
原厂授权一级代理,专注汽车、医疗、工业、新能源!
TI
2308+
DIP
4862
只做进口原装!假一赔百!自己库存价优!
TI
LCC200
900
优势库存
TI
24+
长期备有现货
500000
行业低价,代理渠道
TI
23+
QFP
30000
代理全新原装现货,价格优势
TI
00+
QFP
56
一级代理,专注军工、汽车、医疗、工业、新能源、电力