位置:SN54ABT16833 > SN54ABT16833详情
SN54ABT16833中文资料
SN54ABT16833数据手册规格书PDF详情
Members of the Texas Instruments
WidebusE Family
State-of-the-Art EPIC-IIBE BiCMOS Design
Significantly Reduces Power Dissipation
Latch-Up Performance Exceeds 500 mA
Per JEDEC Standard JESD-17
Typical VOLP (Output Ground Bounce)
< 1 V at VCC = 5 V, TA = 25°C
Distributed VCC and GND Pin Configuration
Minimizes High-Speed Switching Noise
Flow-Through Architecture Optimizes
PCB Layout
High-Drive Outputs (–32-mA IOH, 64-mA IOL)
Parity-Error Flag With Parity
Generator/Checker
Register for Storage of Parity-Error Flag
Package Options Include Plastic 300-mil
Shrink Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package
Using 25-mil Center-to-Center Spacings
description
The ’ABT16833 consist of two noninverting 8-bit
to 9-bit parity bus transceivers and are designed
for communication between data buses. For each
transceiver, when data is transmitted from the
A bus to the B bus, an odd-parity bit is generated
and output on the parity I/O pin (1PARITY or
2PARITY). When data is transmitted from the
B bus to the A bus, 1PARITY (or 2PARITY) is
configured as an input and combined with the
B-input data to generate an active-low error flag if
odd parity is not detected.
The error (1ERR or 2ERR) output is configured as an open-collector output. The B-to-A parity-error flag is
clocked into 1ERR (or 2ERR) on the low-to-high transition of the clock (1CLK or 2CLK) input. 1ERR (or 2ERR)
is cleared (set high) by taking the clear (1CLR or 2CLR) input low.
The output-enable (OEA and OEB) inputs can be used to disable the device so that the buses are effectively
isolated. When both OEA and OEB are low, data is transferred from the A bus to the B bus and inverted parity
is generated. Inverted parity is a forced error condition that gives the designer more system diagnostic
capability.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
SN54ABT16833产品属性
- 类型
描述
- 型号
SN54ABT16833
- 制造商
TI
- 制造商全称
Texas Instruments
- 功能描述
DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI/德州仪器 |
23+ |
DIP |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
|||
TI/德州仪器 |
QQ咨询 |
DIP |
380 |
全新原装 研究所指定供货商 |
|||
TI |
24+ |
DIP |
200 |
进口原装正品优势供应 |
|||
TI/德州仪器 |
24+ |
DIP |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
|||
TI |
2308+ |
DIP |
4862 |
只做进口原装!假一赔百!自己库存价优! |
|||
TI |
LCC200 |
900 |
优势库存 |
||||
TI |
24+ |
长期备有现货 |
500000 |
行业低价,代理渠道 |
|||
TI |
23+ |
QFP |
30000 |
代理全新原装现货,价格优势 |
|||
TI |
00+ |
QFP |
56 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
SN54ABT16833 资料下载更多...
SN54ABT16833 芯片相关型号
- 0949010
- 0949020
- 846-092-541-208
- 846-092-541-212
- 895-108-523-508
- 895-108-523-512
- MRT2-806FDAF6B
- PL18X-201-35
- PL18X-300-70
- PL18Y-201-25
- SJE020001
- SJE020003
- SJE020006
- SJE020008
- SJE020009
- SJE020016
- SJE020017
- SJE020022
- SJE020045
- SJE020290
- SJE020297
- SN54ABT16841
- SN54ABT16843
- TLV70330DBVR
- TLV70330DBVR.A
- TLV70330DBVR.B
- TLV70333DBVR
- TLV70333DBVR.A
- TLV70333DBVR.B
- TX7516ALH
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105