位置:LMK05028RGCR.A > LMK05028RGCR.A详情

LMK05028RGCR.A中文资料

厂家型号

LMK05028RGCR.A

文件大小

2986.51Kbytes

页面数量

94

功能描述

LMK05028 Low-Jitter Dual-Channel Network Synchronizer Clock With EEPROM

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

LMK05028RGCR.A数据手册规格书PDF详情

1 Features

• Two Independent PLL Channels Featuring:

– Jitter: 150fs RMS for Outputs ≥ 100MHz

– Phase Noise: –112dBc/Hz at 100Hz Offset for

122.88MHz

– Hitless Switching: 50ps Phase Transient With

Phase Cancellation

– Programmable Loop Bandwidth With Fastlock

– Standards-Compliant Synchronization and

Holdover Using a Low-Cost TCXO/OCXO

– Any Input to Any Output Frequency Translation

• Four Reference Clock Inputs

– Priority-Based Input Selection

– Digital Holdover on Loss of Reference

• Eight Clock Outputs With Programmable Drivers

– Up to Six Different Output Frequencies

– AC-LVDS, AC-CML, AC-LVPECL, HCSL, and

1.8V or 2.5V LVCMOS Output Formats

• EEPROM/ROM for Custom Clocks on Power-Up

• Flexible Configuration Options

– Up to 750MHz on Input and Output

– XO: 10MHz to 100MHz, TCXO: 10MHz to

54MHz

– DCO Mode: < 1ppt/Step for Fine Frequency

and Phase Steering (IEEE 1588 Slave)

– Zero Delay for Deterministic Phase Offset

– Robust Clock Monitoring and Status

– I2C or SPI Interface

• Excellent Power Supply Noise Rejection (PSNR)

• 3.3V Supply With 1.8V, 2.5V, or 3.3V Outputs

• Industrial Temperature Range: –40°C to +85°C

2 Applications

• SyncE (G.8262), SONET/SDH (Stratum 3/3E,

G.813, GR-1244, GR-253), IEEE 1588 PTP Slave

Clock, or Optical Transport Network (G.709)

• Wired networking

– Inter/Intra DC interconnect

– Timing card, line card

• Data center and enterprise computing

• Broadband fixed line access

• Industrial

– Test and measurement

– Medical imaging

• Jitter and Wander Attenuation, Precise Frequency

Translation, and Low-Jitter Clock Generation for

FPGA, DSP, ASIC, and CPU Devices

3 Description

The LMK05028 is a high-performance network

synchronizer clock device that provides jitter cleaning,

clock generation, advanced clock monitoring, and

good hitless switching performance to meet the

stringent timing requirements of communications

infrastructure and industrial applications. The low jitter

and high PSNR of the device reduce bit error rates

(BER) in high-speed serial links.

The device has two PLL channels and generates up

to eight output clocks with 150-fs RMS jitter. Each PLL

domain can select from any four reference inputs to

synchronize the outputs.

更新时间:2025-10-31 15:08:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
三年内
1983
只做原装正品
Texas Instruments
24+
64-VQFN(9x9)
53200
一级代理/放心采购
TI(德州仪器)
2021+
VQFN-64
499
TI
23+
N/A
560
原厂原装
TI原装
23+
QFN64
50000
全新原装正品现货,支持订货
TI
18+
VQFN
6
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI原装
23+
QFN64
3200
正规渠道,只有原装!
TI/德州仪器
2022+
VQFN-64
10000
只做原装,可提供样品
TI原装
23+
QFN64
5000
全新原装,支持实单,非诚勿扰
TI
23+
VQFN
2516
原厂原装正品