位置:DRV8353SM > DRV8353SM详情

DRV8353SM中文资料

厂家型号

DRV8353SM

文件大小

3180.85Kbytes

页面数量

76

功能描述

DRV8353M 100-V Three-Phase Smart Gate Driver

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DRV8353SM数据手册规格书PDF详情

1 Features

• 9 to 100-V, Triple half-bridge gate driver

– Extended TA operation -55 °C to 125 °C

– Optional triple low-side current shunt amplifiers

• Smart gate drive architecture

– Adjustable slew rate control for EMI

performance

– VGS handshake and minimum dead-time

insertion to prevent shoot-through

– 50-mA to 1-A peak source current

– 100-mA to 2-A peak sink current

– dV/dt mitigation through strong pulldown

• Integrated gate driver power supplies

– High-side doubler charge pump For 100%

PWM duty cycle control

– Low-side linear regulator

• Integrated triple current shunt amplifiers

– Adjustable gain (5, 10, 20, 40 V/V)

– Bidirectional or unidirectional support

• 6x, 3x, 1x, and independent PWM modes

– Supports 120° sensored operation

• SPI or hardware interface available

• Low-power sleep mode (20 μA at VVM = 48-V)

• Integrated protection features

– VM undervoltage lockout (UVLO)

– Gate drive supply undervoltage (GDUV)

– MOSFET VDS overcurrent protection (OCP)

– MOSFET shoot-through prevention

– Gate driver fault (GDF)

– Thermal warning and shutdown (OTW/OTSD)

– Fault condition indicator (nFAULT)

2 Applications

• 3-phase brushless-DC (BLDC) motor modules

• Fans, blowers, and pumps

3 Description

The DRV8353M family of devices are highlyintegrated

gate drivers for three-phase brushless DC

(BLDC) motor applications. These applications

include field-oriented control (FOC), sinusoidal current

control, and trapezoidal current control of BLDC

motors. The device variants provide optional

integrated current shunt amplifiers to support different

motor control schemes and a buck regulator to power

the gate driver or external controller.

The DRV8353M uses smart gate drive (SGD)

architecture to decrease the number of external

components that are typically necessary for MOSFET

slew rate control and protection circuits. The SGD

architecture also optimizes dead time to prevent

shoot-through conditions, provides flexibility in

decreasing electromagnetic interference (EMI) by

MOSFET slew rate control, and protects against gate

short circuit conditions through VGS monitors. A strong

gate pulldown circuit helps prevent unwanted dV/dt

parasitic gate turn on events

Various PWM control modes (6x, 3x, 1x, and

independent) are supported for simple interfacing to

the external controller. These modes can decrease

the number of outputs required of the controller for the

motor driver PWM control signals. This family of

devices also includes 1x PWM mode for simple

sensored trapezoidal control of a BLDC motor by

using an internal block commutation table.

更新时间:2025-11-4 20:53:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
25+
WQFN40
32360
TI/德州仪器全新特价DRV8353SMRTAT即刻询购立享优惠#长期有货
TI/德州仪器
2022+
WQFN40
9000
TI(德州仪器)
24+
HVQFN-40-EP(6x6)
1083
深耕行业12年,可提供技术支持。
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
TI(德州仪器)
2021+
WQFN-40
499
TI
23+
N/A
560
原厂原装
TI
25+
WQFN (RTA)
6000
原厂原装,价格优势
TI/德州仪器
23+
40-WQFN6x6
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
TI
21+
WQFN-40
2000
进口原装现货假一赔万力挺实单
23+
WQFN40
500
正规渠道,只有原装!