位置:DAC5675-EP > DAC5675-EP详情
DAC5675-EP中文资料
DAC5675-EP数据手册规格书PDF详情
FEATURES
400-MSPS Update Rate
LVDS-Compatible Input Interface
Spurious Free Dynamic Range (SFDR) to
Nyquist
− 69 dBc at 70-MHz IF, 400 MSPS
W-CDMA Adjacent Channel Power Ratio
ACPR
− 73 dBc at 30.72-MHz IF, 122.88 MSPS
− 71 dBc at 61.44-MHz IF, 245.76 MSPS
Differential Scalable Current Outputs: 2 mA to
20 mA
On-Chip 1.2-V Reference
Single 3.3-V Supply Operation
Power Dissipation: 820 at fclk = 400 MSPS,
fout = 70 MHz
Package: 48-Pin HTQFP PowerPad,
TJA = 28.8°C/W
APPLICATIONS
Cellular Base Transceiver Station Transmit
Channel
− CDMA: WCDMA, CDMA2000, IS−95
− TDMA: GSM, IS−136, EDGE/GPRS
− Supports Single-Carrier and Multicarrier
Applications
Test and Measurement: Arbitrary Waveform
Generation
Direct Digital Synthesis (DDS)
Cable Modem Headend
DESCRIPTION
The DAC5675 is a 14-bit resolution high-speed
digital-to-analog converter. The DAC5675 is designed
for high-speed digital data transmission in wired and
wireless communication systems, high-frequency
direct-digital synthesis (DDS), and waveform
reconstruction in test and measurement applications.
The DAC5675 has excellent spurious free dynamic
range (SFDR) at high intermediate frequencies, which
makes the DAC5675 well suited for multicarrier
transmission in TDMA and CDMA based cellular base
transceiver stations BTS.
The DAC5675 operates from a single-supply voltage of
3.3 V. Power dissipation is 820 mW at fclk = 400 MSPS,
fout = 70 MHz. The DAC5675 provides a nominal
full-scale differential current output of 20 mA,
supporting both single-ended and differential
applications. The output current can be directly fed to
the load with no additional external output buffer
required. The output is referred to the analog supply
voltage AVDD.
The DAC5675 is manufactured on Texas Instruments
advanced high-speed mixed-signal BiCMOS process.
The DAC5675 comprises a LVDS (low-voltage
differential signaling) interface. LVDS features a low
differential voltage swing with a low constant power
consumption across frequency, allowing for high speed
data transmission with low noise levels, i.e., low
electromagnetic interference (EMI). LVDS is typically
implemented in low-voltage digital CMOS processes,
making it the ideal technology for high-speed interfacing
between the DAC5675 and high-speed low-voltage
CMOS ASICs or FPGAs. The DAC5675 currentsource-
array architecture supports update rates of up to
400 MSPS. On-chip edge-triggered input latches
provide for minimum setup and hold times thereby
relaxing interface timing.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI |
2015+ |
SOP/DIP |
19889 |
一级代理原装现货,特价热卖! |
|||
TI |
24+ |
QFP |
21 |
||||
306 |
|||||||
TI |
25+ |
QFP |
3200 |
全新原装、诚信经营、公司现货销售 |
|||
TI/德州仪器 |
2450+ |
QFP |
9850 |
只做原厂原装正品现货或订货假一赔十! |
|||
TI |
23+ |
48HTQFP |
5000 |
原装正品,假一罚十 |
|||
TI |
25+23+ |
QFP |
36299 |
绝对原装正品全新进口深圳现货 |
|||
TexasInstruments |
18+ |
ICDAC14-BIT400MSPS48-HTQ |
6580 |
公司原装现货/欢迎来电咨询! |
|||
TI |
23+ |
65480 |
DAC5675-EP 资料下载更多...
DAC5675-EP 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106