位置:CDCU877RHARG4.A > CDCU877RHARG4.A详情
CDCU877RHARG4.A中文资料
CDCU877RHARG4.A数据手册规格书PDF详情
FEATURES
· 1.8-V Phase Lock Loop Clock Driver for
Double Data Rate (DDR II) Applications
· Spread Spectrum Clock Compatible
· Operating Frequency: 10 MHz to 400 MHz
· Low Current Consumption: <135 mA
· Low Jitter (Cycle-Cycle): ±30 ps
· Low Output Skew: 35 ps
· Low Period Jitter: ±20 ps
· Low Dynamic Phase Offset: ±15 ps
· Low Static Phase Offset: ±50 ps
· Distributes One Differential Clock Input to Ten
Differential Outputs
· 52-Ball μBGA (MicroStar™ Junior BGA,
0,65-mm pitch) and 40-Pin MLF
· External Feedback Pins (FBIN, FBIN) are Used
to Synchronize the Outputs to the Input
Clocks
· Meets or Exceeds JESD82-8 PLL Standard for
PC2-3200/4300
· Fail-Safe Inputs
DESCRIPTION
The CDCU877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock
input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock
outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks
(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the
clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in
frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions
as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.
When AVDD is grounded, the PLL is turned off and bypassed for test purposes.
When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection
circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low
power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being
logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the
PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within
the specified stabilization time.
The CDCU877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from
—40°C to 85°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
23+ |
QFN |
50000 |
全新原装正品现货,支持订货 |
|||
TI/德州仪器 |
25+ |
QFN40 |
54658 |
百分百原装现货 实单必成 |
|||
TI |
24+ |
7500 |
40-QFN |
||||
NS |
2016+ |
QFN |
6000 |
只做原装,假一罚十,公司可开17%增值税发票! |
|||
原装TI |
24+ |
QFN40 |
5000 |
只做原装公司现货 |
|||
TexasInstruments |
18+ |
ICPLLCLOCKDRIVER1.8V40-Q |
6580 |
公司原装现货/欢迎来电咨询! |
|||
TI |
17+ |
10000 |
原装正品 |
||||
Texas Instruments |
24+ |
40-VQFN(6x6) |
53200 |
一级代理/放心采购 |
|||
TI(德州仪器) |
2447 |
VQFN-40(6x6) |
315000 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
TI |
25+ |
DFN-40 |
932 |
就找我吧!--邀您体验愉快问购元件! |
CDCU877RHARG4.A 资料下载更多...
CDCU877RHARG4.A 芯片相关型号
- 34083-3002
- 34083-3003
- 391-039-521-101
- 391-039-521-102
- 391-039-521-103
- 391-039-521-104
- 391-039-521-107
- 391-039-521-108
- 4-1241730-1
- 4-1241731-1
- 4-1241732-1
- 4-1241733-1
- 4-1241872-1
- 4-1241873-1
- 644540
- CDCU877ARHARG4
- CDCU877ARHAT
- CDCU877ARHAT.A
- CDCU877ARHATG4.A
- CDCU877RHAR
- CDCU877RHAR.A
- CDCU877RHAT
- CDCU877RHAT.A
- CDCU877RHATG4
- CDCU877RTBR
- E802
- SVF-4WA-H
- SVF-4WA-HSLASHCE
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105