位置:CDCU877ARHAR > CDCU877ARHAR详情

CDCU877ARHAR中文资料

厂家型号

CDCU877ARHAR

文件大小

1191.62Kbytes

页面数量

23

功能描述

1.8-V PHASE LOCK LOOP CLOCK DRIVER

时钟驱动器及分配 1.8v PLL Clock Driver

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCU877ARHAR数据手册规格书PDF详情

FEATURES

· 1.8-V Phase Lock Loop Clock Driver for

Double Data Rate (DDR II) Applications

· Spread Spectrum Clock Compatible

· Operating Frequency: 10 MHz to 400 MHz

· Low Current Consumption: <135 mA

· Low Jitter (Cycle-Cycle): ±30 ps

· Low Output Skew: 35 ps

· Low Period Jitter: ±20 ps

· Low Dynamic Phase Offset: ±15 ps

· Low Static Phase Offset: ±50 ps

· Distributes One Differential Clock Input to Ten

Differential Outputs

· 52-Ball μBGA (MicroStar™ Junior BGA,

0,65-mm pitch) and 40-Pin MLF

· External Feedback Pins (FBIN, FBIN) are Used

to Synchronize the Outputs to the Input

Clocks

· Meets or Exceeds JESD82-8 PLL Standard for

PC2-3200/4300

· Fail-Safe Inputs

DESCRIPTION

The CDCU877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock

input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock

outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks

(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the

clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in

frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions

as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.

When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection

circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low

power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being

logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the

PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within

the specified stabilization time.

The CDCU877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from

—40°C to 85°C.

CDCU877ARHAR产品属性

  • 类型

    描述

  • 型号

    CDCU877ARHAR

  • 功能描述

    时钟驱动器及分配 1.8v PLL Clock Driver

  • RoHS

  • 制造商

    Micrel

  • 1

    4

  • 输出类型

    Differential

  • 最大输出频率

    4.2 GHz

  • 电源电压-最小

    5 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-8

  • 封装

    Reel

更新时间:2025-10-7 14:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
2021+
QFN40
6800
原厂原装,欢迎咨询
TI/德州仪器
25+
QFN40
2787
原装优势公司现货!
TI(德州仪器)
24+
QFN40EP(6x6)
2669
只做原装,提供一站式配单服务,代工代料。BOM配单
TI/德州仪器
25+
原厂封装
10000
TI
QFN40
131
正品原装--自家现货-实单可谈
TI
24+
QFN40
30000
TI一级代理专营品牌绝对进口原装假一赔十
TI
23+
QFN
8560
受权代理!全新原装现货特价热卖!
TI
19+
QFN
16200
原装正品,现货特价
TI
16+
VQFN
10000
原装正品
TI
20+
QFN40
11520
特价全新原装公司现货