位置:CDCU877ARHAR.A > CDCU877ARHAR.A详情
CDCU877ARHAR.A中文资料
CDCU877ARHAR.A数据手册规格书PDF详情
FEATURES
· 1.8-V Phase Lock Loop Clock Driver for
Double Data Rate (DDR II) Applications
· Spread Spectrum Clock Compatible
· Operating Frequency: 10 MHz to 400 MHz
· Low Current Consumption: <135 mA
· Low Jitter (Cycle-Cycle): ±30 ps
· Low Output Skew: 35 ps
· Low Period Jitter: ±20 ps
· Low Dynamic Phase Offset: ±15 ps
· Low Static Phase Offset: ±50 ps
· Distributes One Differential Clock Input to Ten
Differential Outputs
· 52-Ball μBGA (MicroStar™ Junior BGA,
0,65-mm pitch) and 40-Pin MLF
· External Feedback Pins (FBIN, FBIN) are Used
to Synchronize the Outputs to the Input
Clocks
· Meets or Exceeds JESD82-8 PLL Standard for
PC2-3200/4300
· Fail-Safe Inputs
DESCRIPTION
The CDCU877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock
input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock
outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks
(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the
clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in
frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions
as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.
When AVDD is grounded, the PLL is turned off and bypassed for test purposes.
When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection
circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low
power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being
logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the
PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within
the specified stabilization time.
The CDCU877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from
—40°C to 85°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
25+ |
QFN |
260 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI |
24+ |
VQFN-40 |
5000 |
全现原装公司现货 |
|||
TI |
23+ |
NA |
94 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
|||
TI |
25+23+ |
QFN |
33140 |
绝对原装正品全新进口深圳现货 |
|||
TexasInstruments |
18+ |
ICPLLCLOCKDRIVER1.8V40-V |
6580 |
公司原装现货/欢迎来电咨询! |
|||
TI |
ROHS+Original |
NA |
94 |
专业电子元器件供应链/QQ 350053121 /正纳电子 |
|||
Texas Instruments |
24+ |
40-VQFN(6x6) |
53200 |
一级代理/放心采购 |
|||
TI |
25+ |
QFN-40 |
2500 |
就找我吧!--邀您体验愉快问购元件! |
|||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
||||
TI |
23+ |
N/A |
560 |
原厂原装 |
CDCU877ARHAR.A 资料下载更多...
CDCU877ARHAR.A 芯片相关型号
- 3533
- 5678
- CDCU877ARHAR
- CKSDS9M4021P
- CKSDS9M4021S
- CKSDS9M4022S
- CKSDS9M4023S
- CKSDS9M4024S
- CKSDS9M4031P
- CKSDS9M4031S
- CKSDS9M4033S
- CKSDS9M4034S
- CKSDS9M4121S
- CKSDS9M4122S
- CKSDS9M4123S
- CKSDS9M4124S
- CQM1-PA203
- CQM1-PA206
- CQM1-PA216
- CQM1-PD026
- DAC124S085
- DRV8825PWP
- DRV8825PWPR
- DRV8825PWPR.A
- DRV8825PWPR.B
- DRV8825PWPRG4.A
- DRV8825PWPRG4.B
- GPL1B
- GPL1W
- GQM2195G2E120FB12
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105