位置:CDCU2A877ZQL > CDCU2A877ZQL详情

CDCU2A877ZQL中文资料

厂家型号

CDCU2A877ZQL

文件大小

603.06Kbytes

页面数量

18

功能描述

1.8-V PHASE LOCK LOOP CLOCK DRIVER

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCU2A877ZQL数据手册规格书PDF详情

FEATURES

· 1.8-V/1.9-V Phase Lock Loop Clock Driver for

Double Data Rate ( DDR II ) Applications

· Spread Spectrum Clock Compatible

· Operating Frequency: 125 MHz to 410 MHz

· Application Frequency: 160 MHz to 410 MHz

· Low Jitter (Cycle-Cycle): ±40 ps

· Low Output Skew: 35 ps

· Stabilization Time <6 μs

· Distributes One Differential Clock Input to 10

Differential Outputs

· High-Drive Version of CDCUA877

· 52-Ball mBGA (MicroStar Junior™ BGA,

0,65-mm pitch)

· External Feedback Pins ( FBIN, FBIN ) are

Used to Synchronize the Outputs to the Input

Clocks

· Meets or Exceeds CUA877/CUA878

Specification PLL Standard for

PC2-3200/4300/5300/6400

· Fail-Safe Inputs

DESCRIPTION

The CDCU2A877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock

input pair (CK, CK) to 10 differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock

outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks

(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the

clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in

frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions

as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.

When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection

circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low

power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being

logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the

PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within

the specified stabilization time.

The CDCU2A877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from

0°C to 70°C.

CDCU2A877ZQL产品属性

  • 类型

    描述

  • 型号

    CDCU2A877ZQL

  • 制造商

    TI

  • 制造商全称

    Texas Instruments

  • 功能描述

    1.8-V PHASE LOCK LOOP CLOCK DRIVER

更新时间:2025-10-9 9:03:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
VSON-8
6000
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现
TI/德州仪器
21+
BGA-52
10000
全新原装 公司现货 价优
TI(德州仪器)
24+
BGA52(4
1083
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
BGA516
23000
免费送样原盒原包现货一手渠道联系
TI
24+
BGA-52
8000
只做自己库存,全新原装进口正品假一赔百,可开13%增
TI
24+
BGA52
1116
TI
25+
BGA52
1116
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
17+
BGA-52
6200
100%原装正品现货
TI
1651+
BGA-52
7500
只做原装进口,假一罚十
TEXAS
18+
BGA-52
14129
全新原装现货,可出样品,可开增值税发票

CDCU2A877ZQLT 价格

参考价格:¥44.1505

型号:CDCU2A877ZQLT 品牌:TI 备注:这里有CDCU2A877ZQL多少钱,2025年最近7天走势,今日出价,今日竞价,CDCU2A877ZQL批发/采购报价,CDCU2A877ZQL行情走势销售排排榜,CDCU2A877ZQL报价。