位置:CDCLVD2102RGTR > CDCLVD2102RGTR详情

CDCLVD2102RGTR中文资料

厂家型号

CDCLVD2102RGTR

文件大小

610.14Kbytes

页面数量

22

功能描述

Dual 1:2 Low Additive Jitter LVDS Buffer

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCLVD2102RGTR数据手册规格书PDF详情

1FEATURES

• Dual 1:2 Differential Buffer

• Low Additive Jitter <300 fs RMS in 10-kHz to

20-MHz

• Low Within Bank Output Skew of 15 ps (Max)

• Universal Inputs Accept LVDS, LVPECL,

LVCMOS

• One Input Dedicated for Two Outputs

• Total of 4 LVDS Outputs, ANSI EIA/TIA-644A

Standard Compatible

• Clock Frequency up to 800 MHz

• 2.375–2.625V Device Power Supply

• LVDS Reference Voltage, V AC_REF, Available for

Capacitive Coupled Inputs

• Industrial Temperature Range –40°C to 85°C

• Packaged in 3mm × 3mm 16-Pin QFN (RGT)

• ESD Protection Exceeds 3 kV HBM, 1 kV CDM

APPLICATIONS

• Telecommunications/Networking

• Medical Imaging

• Test and Measurement Equipment

• Wireless Communications

• General Purpose Clocking

DESCRIPTION

The CDCLVD2102 clock buffer distributes two clock

inputs (IN0, IN1) to a total of 4 pairs of differential

LVDS clock outputs (OUT0, OUT3). Each buffer block

consists of one input and 2 LVDS outputs. The inputs

can either be LVDS, LVPECL, or LVCMOS.

The CDCLVD2102 is specifically designed for driving

50-Ω transmission lines. If driving the inputs in single

ended mode, the appropriate bias voltage (VAC_REF)

should be applied to the unused negative input pin.

Using the control pin (EN), outputs can be either

disabled or enabled. If the EN pin is left open two

buffers with all outputs are enabled, if switched to a

logical 0 both buffers with all outputs are disabled

(static logical 0), if switched to a logical 1, one

buffer with two outputs is disabled and another buffer

with two outputs is enabled. The part supports a fail

safe function. It incorporates an input hysteresis,

which prevents random oscillation of the outputs in

absence of an input signal.

The device operates in 2.5V supply environment and

is characterized from –40°C to 85°C (ambient

temperature). The CDCLVD2102 is packaged in

small 16-pin, 3-mm × 3-mm QFN package.

更新时间:2025-11-1 10:05:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
11+13+
VQFN
883
原装正品 可含税交易
TI(德州仪器)
25+
5000
只做原装 假一罚百 可开票 可售样
TI
100
TI
24+
3000
TI(德州仪器)
24+
QFN
7648
原厂可订货,技术支持,直接渠道。可签保供合同
TI(德州仪器)
24+
VQFN-16(3x3)
5141
只做原装现货假一罚十!价格最低!只卖原装现货
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
TI(德州仪器)
24+
VQFN-16(3x3)
14548
原厂可订货,技术支持,直接渠道。可签保供合同
TI(德州仪器)
2511
N/A
6000
电子元器件采购降本 30%!公司原厂直采,砍掉中间差价
TI(德州仪器)
23+
N/A
12000
一级代理,专注军工、汽车、医疗、工业、新能源、电力

CDCLVD2102RGTR相关电子新闻