位置:CDC536DBR.B > CDC536DBR.B详情

CDC536DBR.B中文资料

厂家型号

CDC536DBR.B

文件大小

350.98Kbytes

页面数量

16

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC536DBR.B数据手册规格书PDF详情

FEATURES

· Low-Output Skew for Clock-Distribution and

Clock-Generation Applications

· Operates at 3.3-V VCC

· Distributes One Clock Input to Six Outputs

· One Select Input Configures Three Outputs to

Operate at One-Half or Double the Input

Frequency

· No External RC Network Required

· External Feedback Pin (FBIN) Is Used to

Synchronize the Outputs to the Clock Input

· Application for Synchronous DRAM,

High-Speed Microprocessor

· Negative-Edge-Triggered Clear for

Half-Frequency Outputs

· TTL-Compatible Inputs and Outputs

· Outputs Drive 50-W Parallel-Terminated

Transmission Lines

· State-of-the-Art EPIC-IIB™ BiCMOS Design

Significantly Reduces Power Dissipation

· Distributed VCC and Ground Pins Reduce

Switching Noise

· Packaged in Plastic 28-Pin Shrink Small

Outline Package

DESCRIPTION

The CDC536 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely

align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically

designed for use with synchronous DRAMs and popular microprocessors operating at speeds from 50 MHz to

100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC536 operates at 3.3-V

VCC and is designed to drive a 50-W transmission line.

The feedback input (FBIN) is used to synchronize the output clocks in frequency and phase to the input clock

(CLKIN). One of the six output clocks must be fed back to FBIN for the PLL to maintain synchronization between

CLKIN and the outputs. The output used as the feedback pin is synchronized to the same frequency as CLKIN.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. The select (SEL) input

configures three Y outputs to operate at one-half or double the CLKIN frequency depending on which pin is fed

back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty

cycle at the input clock.

Output-enable (OE) is provided for output control. When OE is high, the outputs are in the high-impedance state.

When OE is low, the outputs are active. TEST is used for factory testing of the device and can be use to bypass

the PLL. TEST should be strapped to GND for normal operation.

更新时间:2025-11-5 15:13:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TexasInstruments
18+
IC3.3VPLLCLOCKDRIVER28-S
6580
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
28-SSOP
56200
一级代理/放心采购
TI(德州仪器)
2447
SSOP-28
315000
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI
25+
SSOP-28
2000
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
SSOP-28
499
TI
22+
28SSOP
9000
原厂渠道,现货配单
TI
2025+
SSOP28
4845
全新原厂原装产品、公司现货销售
Texas Instruments(德州仪器)
24+
SSOP-28
690000
代理渠道/支持实单/只做原装
Texas Instruments
25+
28-SSOP(0.209 5.30mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
TI/德州仪器
23+
SSOP28
50000
全新原装正品现货,支持订货