位置:CDC2509CPWR > CDC2509CPWR详情

CDC2509CPWR中文资料

厂家型号

CDC2509CPWR

文件大小

539.98Kbytes

页面数量

18

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

时钟驱动器及分配 3.3V Clock

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC2509CPWR数据手册规格书PDF详情

Use CDCVF2509A as a Replacement for

this Device

Designed to Meet PC SDRAM Registered

DIMM Design Support Document Rev. 1.2

Spread Spectrum Clock Compatible

Operating Frequency 25 MHz to 125 MHz

Static tPhase Error Distribution at 66MHz to

100 MHz is ±150 ps

Drop-In Replacement for TI CDC2509A With

Enhanced Performance

Jitter (cyc − cyc) at 66 MHz to 100 MHz is

|100 ps|

Available in Plastic 24-Pin TSSOP

Phase-Lock Loop Clock Distribution for

Synchronous DRAM Applications

Distributes One Clock Input to One Bank of

Five and One Bank of Four Outputs

Separate Output Enable for Each Output

Bank

External Feedback (FBIN) Terminal Is Used

to Synchronize the Outputs to the Clock

Input

On-Chip Series Damping Resistors

No External RC Network Required

Operates at 3.3 V

description

The CDC2509C is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL

to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.

It is specifically designed for use with synchronous DRAMs. The CDC2509C operates at 3.3 V VCC. It also

provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output

signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled

or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in

phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC2509C does not require external RC networks. The loop filter

for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC2509C requires a stabilization time to achieve phase lock of the

feedback signal to the reference signal. This stabilization time is required, following power up and application

of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback

signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.

The CDC2509C is characterized for operation from 0°C to 85°C.

CDC2509CPWR产品属性

  • 类型

    描述

  • 型号

    CDC2509CPWR

  • 功能描述

    时钟驱动器及分配 3.3V Clock

  • RoHS

  • 制造商

    Micrel

  • 1

    4

  • 输出类型

    Differential

  • 最大输出频率

    4.2 GHz

  • 电源电压-最小

    5 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-8

  • 封装

    Reel

更新时间:2025-8-11 11:07:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
TSSOP24
8950
BOM配单专家,发货快,价格低
TI
09+
TSSOP24
2846
进口原装公司现货,假一罚十!
TI(德州仪器)
24+
TSSOP24
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
23+
TSSOP/24
7000
绝对全新原装!100%保质量特价!请放心订购!
TI
24+/25+
17199
原装正品现货库存价优
TI
25+
SSOP
2500
强调现货,随时查询!
TI
24+
PQFP64
2645
绝对原装自家现货!真实库存!欢迎来电!
TI
24+
TSSOP
1676
TI
2016+
TSSOP
6528
只做进口原装现货!假一赔十!
TI
24+
18Ld-TSSOP
5650
公司原厂原装现货假一罚十!特价出售!强势库存!