位置:CDC2509BPWR.B > CDC2509BPWR.B详情

CDC2509BPWR.B中文资料

厂家型号

CDC2509BPWR.B

文件大小

476.96Kbytes

页面数量

15

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC2509BPWR.B数据手册规格书PDF详情

Use CDCVF2509A as a Replacement for

this Device

Designed to Meet PC SDRAM Registered

DIMM Specification

Spread Spectrum Clock Compatible

Operating Frequency 25 MHz to 125 MHz

Phase Error Time Minus Jitter at 66 MHz to

100 MHz Is ±150 ps

Jitter (peak − peak) at 66 MHz to 100 MHz Is

±80 ps

Jitter (cycle − cycle) at 66 MHz to 100 MHz

Is |100 ps|

Available in Plastic 24-Pin TSSOP

Phase-Lock Loop Clock Distribution for

Synchronous DRAM Applications

Distributes One Clock Input to One Bank of

Five and One Bank of Four Outputs

Separate Output Enable for Each Output

Bank

External Feedback (FBIN) Terminal Is Used

to Synchronize the Outputs to the Clock

Input

On-Chip Series Damping Resistors

No External RC Network Required

Operates at 3.3 V

description

The CDC2509B is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock drivers. They use a PLL

to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.

They are specifically designed for use with synchronous DRAMs. The CDC2509B operates at 3.3-V VCC. They

also provide integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output

signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled

or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in

phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC2509B does not require external RC networks. The loop filter

for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC2509B requires a stabilization time to achieve phase lock of the

feedback signal to the reference signal. This stabilization time is required, following power up and application

of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback

signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.

更新时间:2025-8-6 16:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
TSSOP-24
25
TexasInstruments
18+
IC3.3VPLLCLK-DRVR24-TSSO
6580
公司原装现货/欢迎来电咨询!
TI/BB
20+
TSSOP24
2960
诚信交易大量库存现货
Texas Instruments
24+
24-TSSOP
56200
一级代理/放心采购
TI
20+
SSOP-24
2000
就找我吧!--邀您体验愉快问购元件!
TI
22+
24TSSOP
9000
原厂渠道,现货配单
TI
25+
TSSOP24
8880
原装认准芯泽盛世!
TI
23+
24TSSOP
9000
原装正品,支持实单
TI
0832+
TSSOP24
156
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI/德州仪器
24+
TSSOP24
156
只供应原装正品 欢迎询价