位置:CDC2509BPWR.B > CDC2509BPWR.B详情
CDC2509BPWR.B中文资料
CDC2509BPWR.B数据手册规格书PDF详情
Use CDCVF2509A as a Replacement for
this Device
Designed to Meet PC SDRAM Registered
DIMM Specification
Spread Spectrum Clock Compatible
Operating Frequency 25 MHz to 125 MHz
Phase Error Time Minus Jitter at 66 MHz to
100 MHz Is ±150 ps
Jitter (peak − peak) at 66 MHz to 100 MHz Is
±80 ps
Jitter (cycle − cycle) at 66 MHz to 100 MHz
Is |100 ps|
Available in Plastic 24-Pin TSSOP
Phase-Lock Loop Clock Distribution for
Synchronous DRAM Applications
Distributes One Clock Input to One Bank of
Five and One Bank of Four Outputs
Separate Output Enable for Each Output
Bank
External Feedback (FBIN) Terminal Is Used
to Synchronize the Outputs to the Clock
Input
On-Chip Series Damping Resistors
No External RC Network Required
Operates at 3.3 V
description
The CDC2509B is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock drivers. They use a PLL
to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
They are specifically designed for use with synchronous DRAMs. The CDC2509B operates at 3.3-V VCC. They
also provide integrated series-damping resistors that make it ideal for driving point-to-point loads.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output
signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled
or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in
phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the CDC2509B does not require external RC networks. The loop filter
for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC2509B requires a stabilization time to achieve phase lock of the
feedback signal to the reference signal. This stabilization time is required, following power up and application
of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback
signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
TSSOP-24 |
25 |
||||
TexasInstruments |
18+ |
IC3.3VPLLCLK-DRVR24-TSSO |
6580 |
公司原装现货/欢迎来电咨询! |
|||
TI/BB |
20+ |
TSSOP24 |
2960 |
诚信交易大量库存现货 |
|||
Texas Instruments |
24+ |
24-TSSOP |
56200 |
一级代理/放心采购 |
|||
TI |
20+ |
SSOP-24 |
2000 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI |
22+ |
24TSSOP |
9000 |
原厂渠道,现货配单 |
|||
TI |
25+ |
TSSOP24 |
8880 |
原装认准芯泽盛世! |
|||
TI |
23+ |
24TSSOP |
9000 |
原装正品,支持实单 |
|||
TI |
0832+ |
TSSOP24 |
156 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
TI/德州仪器 |
24+ |
TSSOP24 |
156 |
只供应原装正品 欢迎询价 |
CDC2509BPWR.B 资料下载更多...
CDC2509BPWR.B 芯片相关型号
- 1-480701-0
- 1-480705-0
- 194011000
- 5KP64A-AT
- AMT333D-0200-100004-CW-S
- AMT333D-0200-100006-CW-S
- AMT333D-0200-1100-02-CW
- AMT333D-0200-1100-02-CW-S
- AMT333D-0200-1100-04-CW
- AMT333D-0200-110004-CW-S
- AMT333D-0200-1100-06-CW
- AMT333D-0200-110006-CW-S
- CDC2509BPWR
- CDC2509CPW
- CDC2509CPW.B
- CDC2509CPWR
- CDC2509CPWR.B
- CDC2510CPW
- CDC2510CPW.B
- KTC1000EB520
- KTC1000EB540
- KTC1000EB720
- KTC1000EB740
- MM1Z9V1
- P6KE22A-AT
- P6SMB250CA
- SLJ-120-ALE
- SLJ-230-ALE
- SLJ-380-ALE
- SLJ-440-ALE
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103