位置:CD74HC40105E.A > CD74HC40105E.A详情

CD74HC40105E.A中文资料

厂家型号

CD74HC40105E.A

文件大小

401.99Kbytes

页面数量

22

功能描述

High-Speed CMOS Logic 4-Bit x 16-Word FIFO Register

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD74HC40105E.A数据手册规格书PDF详情

Features

• Independent Asynchronous Inputs and Outputs

• Expandable in Either Direction

• Reset Capability

• Status Indicators on Inputs and Outputs

• Three-State Outputs

• Shift-Out Independent of Three-State Control

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Applications

• Bit-Rate Smoothing

• CPU/Terminal Buffering

• Data Communications

• Peripheral Buffering

• Line Printer Input Buffers

• Auto-Dialers

• CRT Buffer Memories

• Radar Data Acquisition

Description

The ’HC40105 and ’HCT40105 are high-speed silicon-gate

CMOS devices that are compatible, except for “shift-out”

circuitry, with the CD40105B. They are low-power first-in-out

(FIFO) “elastic” storage registers that can store 16 four-bit

words. The 40105 is capable of handling input and output

data at different shifting rates. This feature makes it

particularly useful as a buffer between asynchronous

systems.

Each work position in the register is clocked by a control flipflop,

which stores a marker bit. A “1” signifies that the position’s

data is filled and a “0” denotes a vacancy in that position.

The control flip-flop detects the state of the preceding

flip-flop and communicates its own status to the succeeding

flip-flop. When a control flip-flop is in the “0” state and sees a

“1” in the preceeding flip-flop, it generates a clock pulse that

transfers data from the preceding four data latches into its

own four data latches and resets the preceding flip-flop to

“0”. The first and last control flip-flops have buffered outputs.

Since all empty locations “bubble” automatically to the input

end, and all valid data ripple through to the output end, the

status of the first control flip-flop (DATA-IN READY) indicates

if the FIFO is full, and the status of the last flip-flop (DATAOUT

READY) indicates if the FIFO contains data. As the

earliest data are removed from the bottom of the data stack

(the output end), all data entered later will automatically

propagate (ripple) toward the output.

更新时间:2025-10-4 20:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
25+
DIP16
2423
原装正品,假一罚十!
TI
24+
DIP-14
6618
公司现货库存,支持实单
24+
DIP
657
24+
N/A
54000
一级代理-主营优势-实惠价格-不悔选择
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
Texas Instruments
24+
16-SOIC
53200
一级代理/放心采购
TI(德州仪器)
2447
SOIC-16
315000
40个/管一级代理专营品牌!原装正品,优势现货,长期
TI
25+
SOP-16
9854
就找我吧!--邀您体验愉快问购元件!
TI
22+
16SOIC
9000
原厂渠道,现货配单
TI
23+
16SOIC
9000
原装正品,支持实单