位置:CD54HC40103F3A > CD54HC40103F3A详情

CD54HC40103F3A中文资料

厂家型号

CD54HC40103F3A

文件大小

367.48Kbytes

页面数量

17

功能描述

High-Speed CMOS Logic 8-Stage Synchronous Down Counters

Counter Single 8-Bit Sync/Async Binary Down 16-Pin CDIP Tube

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54HC40103F3A数据手册规格书PDF详情

Features

• Synchronous or Asynchronous Preset

• Cascadable in Synchronous or Ripple Mode

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Description

The ’HC40103 and CD74HCT40103 are manufactured with

high speed silicon gate technology and consist of an 8-stage

synchronous down counter with a single output which is

active when the internal count is zero. The 40103 contains a

single 8-bit binary counter. Each has control inputs for

enabling or disabling the clock, for clearing the counter to its

maximum count, and for presetting the counter either

synchronously or asynchronously. All control inputs and the

TC output are active-low logic.

In normal operation, the counter is decremented by one

count on each positive transition of the CLOCK (CP).

Counting is inhibited when the TE input is high. The TC

output goes low when the count reaches zero if the TE input

is low, and remains low for one full clock period.

When the PE input is low, data at the P0-P7 inputs are

clocked into the counter on the next positive clock transition

regardless of the state of the TE input. When the PL input is

low, data at the P0-P7 inputs are asynchronously forced into

the counter regardless of the state of the PE, TE, or CLOCK

inputs. Input P0-P7 represent a single 8-bit binary word for

the 40103. When the MR input is low, the counter is

asynchronously cleared to its maximum count of 25510,

regardless of the state of any other input. The precedence

relationship between control inputs is indicated in the truth

table.

If all control inputs except TE are high at the time of zero

count, the counters will jump to the maximum count, giving a

counting sequence of 10016 or 25610 clock pulses long.

The 40103 may be cascaded using the TE input and the TC

output, in either a synchronous or ripple mode. These

circuits possess the low power consumption usually

associated with CMOS circuitry, yet have speeds

comparable to low power Schottky TTL circuits and can drive

up to 10 LSTTL loads.

CD54HC40103F3A产品属性

  • 类型

    描述

  • 型号

    CD54HC40103F3A

  • 制造商

    Texas Instruments

  • 功能描述

    Counter Single 8-Bit Sync/Async Binary Down 16-Pin CDIP Tube

更新时间:2025-10-6 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
DIP16
907
只做原装,提供一站式配单服务,代工代料。BOM配单
HAR
24+
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
HAR
23+
DIP
50000
全新原装正品现货,支持订货
TI/德州仪器
25+
CDIP-16
8880
原装认准芯泽盛世!
TI/德州仪器
23+
DIP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
TI/德州仪器
23+
CDIP-16
2000
原装正品,支持实单
HAR
94+
DIP
22
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI/德州仪器
23+
CDIP-16
5000
只有原装,欢迎来电咨询!
HAR
2023+
3000
进口原装现货
TI/德州仪器
2023+
DIP
20000
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站