位置:CD54HC175F3A.A > CD54HC175F3A.A详情

CD54HC175F3A.A中文资料

厂家型号

CD54HC175F3A.A

文件大小

365.89Kbytes

页面数量

15

功能描述

High-Speed CMOS Logic Quad D-Type Flip-Flop with Reset

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54HC175F3A.A数据手册规格书PDF详情

Features

• Common Clock and Asynchronous Reset on Four

D-Type Flip-Flops

• Positive Edge Pulse Triggering

• Complementary Outputs

• Buffered Inputs

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Description

The ’HC175 and ’HCT175 are high speed Quad D-type Flip-

Flops with individual D-inputs and Q, Q complementary

outputs. The devices are fabricated using silicon gate CMOS

technology. They have the low power consumption

advantage of standard CMOS ICs and the ability to drive 10

LSTTL devices.

Information at the D input is transferred to the Q, Q outputs on

the positive going edge of the clock pulse. All four Flip-Flops

are controlled by a common clock (CP) and a common reset

(MR). Resetting is accomplished by a low voltage level

independent of the clock. All four Q outputs are reset to a

logic 0 and all four Q outputs to a logic 1.

更新时间:2025-10-14 17:57:00
供应商 型号 品牌 批号 封装 库存 备注 价格
HAR
22+
5000
24+
DIP
11
24+
N/A
57000
一级代理-主营优势-实惠价格-不悔选择
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
25+
标准封装
18000
原厂直接发货进口原装
HAR
24+
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
TI
23+
DIP陶瓷
5000
原装正品,假一罚十
TI
0624+
DIP
1789
全新原装现货绝对自己公司特价库
TI
三年内
1983
只做原装正品
TI/德州仪器
23+
DIP
50000
全新原装正品现货,支持订货