位置:CD54ACT109F3A.A > CD54ACT109F3A.A详情

CD54ACT109F3A.A中文资料

厂家型号

CD54ACT109F3A.A

文件大小

412.14Kbytes

页面数量

14

功能描述

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54ACT109F3A.A数据手册规格书PDF详情

Inputs Are TTL-Voltage Compatible

Speed of Bipolar F, AS, and S, With

Significantly Reduced Power Consumption

Balanced Propagation Delays

±24-mA Output Drive Current

– Fanout to 15 F Devices

SCR-Latchup-Resistant CMOS Process and

Circuit Design

Exceeds 2-kV ESD Protection Per

MIL-STD-883, Method 3015

description/ordering information

The ’ACT109 devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset

(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE

and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements are transferred to

the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and

is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K inputs

can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle

flip-flops by grounding K and tying J high. They also can perform as D-type flip-flops if J and K are tied together.

更新时间:2025-10-5 10:50:00
供应商 型号 品牌 批号 封装 库存 备注 价格
HARRIS
24+
DIP
75
TI
23+
DIP
5000
原装正品,假一罚十
HARRIS
25+23+
DIP
36776
绝对原装正品全新进口深圳现货
H
24+
DIP
300
进口原装正品优势供应
H
24+
DIP
66800
原厂授权一级代理,专注汽车、医疗、工业、新能源!
HARRIS
9101/9104
DIP14
23
普通
HARRIS/哈里斯
23+
DIP14
50000
全新原装正品现货,支持订货
HARRIS
90+
16
公司优势库存 热卖中!
HAR
22+
CDIP
12245
现货,原厂原装假一罚十!
HAR
9217+
CDIP
75
一级代理,专注军工、汽车、医疗、工业、新能源、电力