位置:CD54AC163F3A > CD54AC163F3A详情

CD54AC163F3A中文资料

厂家型号

CD54AC163F3A

文件大小

473.8Kbytes

页面数量

19

功能描述

4-BIT SYNCHRONOUS BINARY COUNTERS

- Bulk

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54AC163F3A数据手册规格书PDF详情

Internal Look-Ahead for Fast Counting

Carry Output for n-Bit Cascading

Synchronous Counting

Synchronously Programmable

description/ordering information

The ’AC163 devices are 4-bit binary counters.

These synchronous, presettable counters feature

an internal carry look-ahead for application in

high-speed counting designs. Synchronous

operation is provided by having all flip-flops

clocked simultaneously so that the outputs

change, coincident with each other, when instructed by the count-enable (ENP, ENT) inputs and internal gating.

This mode of operation eliminates the output counting spikes normally associated with synchronous

(ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge

of the clock waveform.

The counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15.

Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes

the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function is synchronous. A low level at the clear (CLR) input sets all four of the flip-flop outputs low

after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear

allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The

active-low output of the gate used for decoding is connected to CLR to synchronously clear the counter to 0000

(LLLL).

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without

additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function.

Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a

high-level pulse while the count is maximum (9 or 15, with QA high). This high-level overflow ripple-carry pulse

can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the

level of CLK.

These devices feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that

modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of

the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the

stable setup and hold times.

CD54AC163F3A产品属性

  • 类型

    描述

  • 型号

    CD54AC163F3A

  • 制造商

    Rochester Electronics LLC

  • 功能描述

    - Bulk

  • 制造商

    Harris Corporation

更新时间:2025-10-4 10:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
IDT
06+
DIP
150
绝对全新原装正品,现货假壹赔佰
TI
24+
CDIP
6000
只做原装正品现货
HARRIS
23+
DIP
5000
原装正品,假一罚十
TI
三年内
1983
只做原装正品
TI/德州仪器
25+
CDIP16
8880
原装认准芯泽盛世!
TI/德州仪器
23+
CDIP16
2300
原装正品,支持实单
TI/德州仪器
21+
CDIP16
9990
只有原装
TI/德州仪器
2023+
DIP
20000
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站
TI/德州仪器
21+
CDIP16
9990
只有原装
IDT
QQ咨询
DIP
450
全新原装 研究所指定供货商