位置:CD4541BF.A > CD4541BF.A详情

CD4541BF.A中文资料

厂家型号

CD4541BF.A

文件大小

883.83Kbytes

页面数量

22

功能描述

CMOS Programmable Timer High Voltage Types (20V Rating)

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD4541BF.A数据手册规格书PDF详情

Features

• Low Symmetrical Output Resistance, Typically 100Ω

at VDD = 15V

• Built-In Low-Power RC Oscillator

• Oscillator Frequency Range . . . . . . . . . . DC to 100kHz

• External Clock (Applied to Pin 3) can be Used Instead

of Oscillator

• Operates as 2N Frequency Divider or as a Single-

Transition Timer

• Q/Q Select Provides Output Logic Level Flexibility

• AUTO or MASTER RESET Disables Oscillator During

Reset to Reduce Power Dissipation

• Operates With Very Slow Clock Rise and Fall Times

• Capable of Driving Six Low Power TTL Loads, Three

Low-Power Schottky Loads, or Six HTL Loads Over

the Rated Temperature Range

• Symmetrical Output Characteristics

• 100% Tested for Quiescent Current at 20V

• 5V, 10V, and 15V Parametric Ratings

• Meets All Requirements of JEDEC Standard No. 13B,

“Standard Specifications for Description of ‘B’ Series

CMOS Devices”

Description

CD4541B programmable timer consists of a 16-stage binary

counter, an oscillator that is controlled by external R-C components

(2 resistors and a capacitor), an automatic power-on

reset circuit, and output control logic. The counter increments

on positive-edge clock transitions and can also be reset via the

MASTER RESET input.

The output from this timer is the Q or Q output from the 8th,

10th, 13th, or 16th counter stage. The desired stage is chosen

using time-select inputs A and B (see Frequency Select Table).

The output is available in either of two modes selectable via the

MODE input, pin 10 (see Truth Table).When this MODE input is

a logic “1”, the output will be a continuous square wave having

a frequency equal to the oscillator frequency divided by 2N.

With the MODE input set to logic “0” and after a MASTER

RESET is initiated, the output (assuming Q output has been

selected) changes from a low to a high state after 2N-1 counts

and remains in that state until another MASTER RESET pulse

is applied or the MODE input is set to a logic “1”.

Timing is initialized by setting the AUTO RESET input (pin 5) to

logic “0” and turning power on. If pin 5 is set to logic “1”, the

AUTO RESET circuit is disabled and counting will not start until

after a positive MASTER RESET pulse is applied and returns

to a low level. The AUTO RESET consumes an appreciable

amount of power and should not be used if low-power operation

is desired. For reliable automatic power-on reset, VDD should

be greater than 5V.

The RC oscillator, shown in Figure 2, oscillates with a

frequency determined by the RC network and is calculated

using:

更新时间:2025-10-12 14:02:00
供应商 型号 品牌 批号 封装 库存 备注 价格
HAR
24+
全新原装现货特价南京苏州
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
TI
23+
CDIP?
5000
原装正品,假一罚十
TI
25+23+
DIP
23484
绝对原装正品全新进口深圳现货
TI
18+
CDIP14
85600
保证进口原装可开17%增值税发票
TI
24+
DIP
200
进口原装正品优势供应
TI
三年内
1983
只做原装正品
TI
20+
DIP
11520
特价全新原装公司现货
TI/德州仪器
23+
CDIP-14
2550
原装正品代理渠道价格优势
TI/德州仪器
2447
CDIP-14
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI/德州仪器
23+
DIP
50000
全新原装正品现货,支持订货