位置:ADS54J69IRMPT > ADS54J69IRMPT详情

ADS54J69IRMPT中文资料

厂家型号

ADS54J69IRMPT

文件大小

3794.31Kbytes

页面数量

83

功能描述

ADS54J69 Dual-Channel, 16-Bit, 500-MSPS, Analog-to-Digital Converter

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

ADS54J69IRMPT数据手册规格书PDF详情

1 Features

1• 16-Bit Resolution, Dual-Channel, 500-MSPS ADC

• Idle Channel Noise Floor: –159 dBFS/Hz

• Spectral Performance (fIN = 170 MHz at –1 dBFS):

– SNR: 73 dBFS

– NSD: –157 dBFS/Hz

– SFDR: 93 dBc

– SFDR: 94 dBc (Except HD2, HD3, and

Interleaving Tone)

• Spectral Performance (fIN = 310 MHz at –1 dBFS):

– SNR: 71.7 dBFS

– NSD: –155.7 dBFS/Hz

– SFDR: 81 dBc

– SFDR: 94 dBc (Except HD2, HD3, and

Interleaving Tone)

• Channel Isolation: 100 dBc at fIN = 170 MHz

• Input Full-Scale: 1.9 VPP

• Input Bandwidth (3 dB): 1.2 GHz

• On-Chip Dither

• Integrated Decimate-by-2 Filter

• JESD204B Interface with Subclass 1 Support:

– 1 Lane per ADC at 10.0 Gbps

– 2 Lanes per ADC at 5.0 Gbps

– Support for Multi-Chip Synchronization

• Power Dissipation: 1.35 W/ch at 500 MSPS

• 72-Pin VQFNP Package (10 mm × 10 mm)

2 Applications

• Radar and Antenna Arrays

• Broadband Wireless

• Cable CMTS, DOCSIS 3.1 Receivers

• Communications Test Equipment

• Microwave Receivers

• Software Defined Radio (SDR)

• Digitizers

• Medical Imaging and Diagnostics

3 Description

The ADS54J69 is a low-power, wide-bandwidth, 16-

bit, 500-MSPS, dual-channel, analog-to-digital

converter (ADC). Designed for high signal-to-noise

ratio (SNR), the device delivers a noise floor of

–159 dBFS/Hz for applications aiming for highest

dynamic range over a wide instantaneous bandwidth.

The device supports the JESD204B serial interface

with data rates up to 10.0 Gbps, supporting one or

two lanes per ADC. The buffered analog input

provides uniform input impedance across a wide

frequency range and minimizes sample-and-hold

glitch energy. Each ADC channel is directly

connected to a wideband digital down-converter

(DDC) block. The ADS54J69 provides excellent

spurious-free dynamic range (SFDR) over a large

input frequency range with very low power

consumption.

The JESD204B interface reduces the number of

interface lines, allowing high system integration

density. An internal phase-locked loop (PLL)

multiplies the ADC sampling clock to derive the bit

clock that is used to serialize the 16-bit data from

each channel.

更新时间:2021-9-14 10:50:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
QFN-72
250
就找我吧!--邀您体验愉快问购元件!
TI
22+
72VQFN
9000
原厂渠道,现货配单
TI/德州仪器
25+
7-VQFN
65248
百分百原装现货 实单必成
TI/德州仪器
QFP
6698
TI(德州仪器)
23+
NA
20094
正纳10年以上分销经验原装进口正品做服务做口碑有支持
TI(德州仪器)
24+/25+
10000
原装正品现货库存价优
TI/德州仪器
23+
QFP
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI/德州仪器
24+
N/A
20000
原厂直供原装正品
ADI/亚德诺
23+
N/A
50000
全新原装正品现货,支持订货