位置:ADS54J69 > ADS54J69详情

ADS54J69中文资料

厂家型号

ADS54J69

文件大小

3045.45Kbytes

页面数量

88

功能描述

ADS54J20 Dual-Channel, 12-Bit, 1.0-GSPS, Analog-to-Digital Converter

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

ADS54J69数据手册规格书PDF详情

1 Features

1• 12-Bit Resolution, Dual-Channel, 1-GSPS ADC

• Noise Floor: –157 dBFS/Hz

• Spectral Performance (fIN = 170 MHz at –1 dBFS):

– SNR: 67.8 dBFS

– NSD: –155 dBFS/Hz

– SFDR: 86 dBc (Including Interleaving Tones)

– SFDR: 89 dBc (Except HD2, HD3, and

Interleaving Tones)

• Spectral Performance (fIN = 350 MHz at –1 dBFS):

– SNR: 65.6 dBFS

– NSD: –152.6 dBFS/Hz

– SFDR: 75 dBc

– SFDR: 85 dBc (Except HD2, HD3, and

Interleaving Tones)

• Channel Isolation: 100 dBc at fIN = 170 MHz

• Input Full-Scale: 1.9 VPP

• Input Bandwidth (3 dB): 1.2 GHz

• On-Chip Dither

• Integrated Wideband DDC Block

• JESD204B Interface with Subclass 1 Support:

– 2 Lanes per ADC at 10.0 Gbps

– 4 Lanes per ADC at 5.0 Gbps

– Support for Multi-Chip Synchronization

• Power Dissipation: 1.35 W/Ch at 1 GSPS

• Package: 72-Pin VQFNP (10 mm × 10 mm)

2 Applications

• Radar and Antenna Arrays

• Broadband Wireless

• Cable CMTS, DOCSIS 3.1 Receivers

• Communications Test Equipment

• Microwave Receivers

• Software Defined Radios (SDRs)

• Digitizers

• Medical Imaging and Diagnostics

3 Description

The ADS54J20 is a low-power, wide-bandwidth, 12-

bit, 1.0-GSPS, dual-channel, analog-to-digital

converter (ADC). Designed for high signal-to-noise

ratio (SNR), the device delivers a noise floor of

–157 dBFS/Hz for applications aiming for highest

dynamic range over a wide instantaneous bandwidth.

The device supports the JESD204B serial interface

with data rates up to 10 Gbps, supporting two or four

lanes per ADC. The buffered analog input provides

uniform input impedance across a wide frequency

range and minimizes sample-and-hold glitch energy.

Optionally, each ADC channel can be connected to a

wideband digital down-converter (DDC) block. The

ADS54J20 provides excellent spurious-free dynamic

range (SFDR) over a large input frequency range with

very low power consumption.

The JESD204B interface reduces the number of

interface lines, allowing high system integration

density. An internal phase-locked loop (PLL)

multiplies the ADC sampling clock to derive the bit

clock that is used to serialize the 12-bit data from

each channel.

更新时间:2025-11-2 8:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ADI
21+
VQFNP72
180
100%原装正品
TI
24+
VQFN72
4000
原装原厂代理 可免费送样品
TI
22+
VQFN-72
160
只做原装
TI(德州仪器)
24+
N/A
7190
原厂可订货,技术支持,直接渠道。可签保供合同
TI
2年内
NA
3800
英博尔原装优质现货订货渠道商
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
TI
24+
VQFN72
8540
只做原装正品现货或订货假一赔十!
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
24+
SMD
15600
数据转换IC开发工具
TI
1741+
VQFN72
182
原装正品