位置:7801102SA > 7801102SA详情

7801102SA中文资料

厂家型号

7801102SA

文件大小

1581.54Kbytes

页面数量

32

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1-Element 20-Pin CFPAK Tube

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI1

7801102SA数据手册规格书PDF详情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

7801102SA产品属性

  • 类型

    描述

  • 型号

    7801102SA

  • 制造商

    Texas Instruments

  • 功能描述

    Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1-Element 20-Pin CFPAK Tube

  • 制造商

    Rochester Electronics LLC

  • 功能描述

    - Bulk

更新时间:2026-1-31 22:59:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
CFP-20
18798
正规渠道,免费送样。支持账期,BOM一站式配齐
TI
16+
CFP
10000
原装正品
TI/德州仪器
23+
CFP-20
6500
专注配单,只做原装进口现货
TI(德州仪器)
25+
CFP20
1476
原装现货,免费供样,技术支持,原厂对接
TI
20+
N/A
3600
专业配单,原装正品假一罚十,代理渠道价格优
Texas Instruments
24+25+
16500
全新原厂原装现货!受权代理!可送样可提供技术支持!
N/A
23+
QFP44
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
24+
QFP
21
N/A
24+
QFP
200
进口原装正品优势供应
N/A
24+
QFP
66800
原厂授权一级代理,专注汽车、医疗、工业、新能源!