位置:CDCBT1001DPWR > CDCBT1001DPWR详情

CDCBT1001DPWR中文资料

厂家型号

CDCBT1001DPWR

文件大小

1033.42Kbytes

页面数量

19

功能描述

CDCBT1001 1.2-V to 1.8-V Clock Buffer and Level Translator

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI

CDCBT1001DPWR数据手册规格书PDF详情

1 Features

• Clock frequency range: DC to 24 MHz

• 1.2-V to 1.8-V LVCMOS clock level translation:

– VDD_IN = 1.2 V ± 10

– VDD_OUT = 1.8 V ± 10

• Low additive jitter and phase noise:

– 0.8-ps maximum 12-kHz to 5-MHz additive

RMS jitter (fout = 24 MHz)

– –120-dBc/Hz maximum phase noise at 1-kHz

offset (fout = 24 MHz)

– –148-dBc/Hz maximum phase noise floor (fout =

24 MHz, foffset ≥ 1 MHz)

• 5-ns 20 to 80 rise/fall time

• 10-ns propagation delay

• Low current consumption

• –40°C to 85°C operating temperature range

2 Applications

• FPGA/processor clock buffering/level translation in

personal electronics

• 1.2-V clock buffer and level translator in servers

and add-in cards

3 Description

The CDCBT1001 is a 1.2-V to 1.8-V clock buffer

and level translator. The VDD_IN pin supply voltage

defines the input LVCMOS clock level. The VDD_OUT

pin supply voltage defines the output LVCMOS clock

level. VDD_IN = 1.2 V ± 10. VDD_OUT = 1.8 V ±

10

The 12-kHz to 5-MHz additive RMS jitter at 24 MHz is

less than 0.8 ps.

更新时间:2025-8-17 15:17:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
TI/德州仪器
25+
原厂封装
10280
TI/德州仪器
25+
原厂封装
11000
TI/德州仪器
25+
原厂封装
10280
TI
24+
TSOP28
1900
TI
2025+
TSSOP
3785
全新原厂原装产品、公司现货销售
TI
500
TI
22+
SSOP
2000
仓库现货,终端可送样品
TI
22+
SSOP
25000
专业配单,原装正品假一罚十,代理渠道价格优
TI
24+
TSSOP28
5650
公司原厂原装现货假一罚十!特价出售!强势库存!