位置:L5510 > L5510详情

L5510中文资料

厂家型号

L5510

文件大小

53.98Kbytes

页面数量

3

功能描述

HIGHLY INTEGRATED, AUTOMATED SINGLE-CHIP DRIVE MANAGER AND DISK DRIVE CONTROLLER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

STMICROELECTRONICS

L5510数据手册规格书PDF详情

DESCRIPTION

The Device is a highly integrated, automated single-chip Drive Manager and Disk Drive Controller IC designed for high-performance, headerless ATA drive applications. Figure 2 shows the chip’s main functional blocks.

ATA Host Interface Block

■ Synchronous DMA (modes 0-4)

■ Fast IDE PIO modes 0-4

■ ATA Multiword DMA modes 0-2; supports 60 ns cycle time

■ Basic level of ATAPI support

■ IORDY for PIO flow control

■ Automatic ATA R/W command execution

■ Automatic ATA task file updates

■ 128-byte host FIFO to/from buffer

■ LBA or CHS TASK File Modes

■ Read/write cache support with interrupt suppression

■ Programmable IRQ automation for different BIOS implementations

■ Provides logic for daisy chaining two embedded disk drive controllers

■ Full BIOS compatibility

■ On-chip selectable 4/8/12 mA host drivers

DSP Core

■ 60 MIPS operation

■ 16-bit, fixed-point DSP

■ 16x16-bit, 2’s complement parallel multiplier with 32-bit product

■ Single-cycle multiply and accumulate

■ 36-bit ALU with two 36-bit accumulators

■ Bit manipulation unit with 2 additional accumulators

■ 6 K words on-chip RAM

Buffer Controller Block

■ 16-bit wide buffer data bus

■ 16 Mbit x 16 SDRAM support; up to 150 Mbyte/s buffer bandwidth

■ Automated Data Flow Management (ADFM) automates disk/host transfers

■ Dynamic segment size switching

■ Auto-Write cache support

■ Automatic servo split address adjustment

■ Disk LBA counter

EDAC Block

■ Optimized ECC with up to six burst on-the-fly (OTF) correction

■ Programmable 480-bit Reed-Solomon code

■ Programmable 3-, 4-, or 5-way interleaving with 6 to 12 8-bit symbols per interleave

■ Optional 3 or 5 byte CRC support

■ Guarantee up to 233-bit single burst or six 33-bit bursts OTF correction in <3 sector time

■ ECC seeding validating servo and head track position

■ AIC-8381 polynomial support for backward compatibility

Disk Controller Block

■ Enhanced Headerless Architecture (EDSA)

■ Up to 450 Mbits/s data rate, byte-wide NRZ

■ 31 x 3 byte flexible high-speed RAM- based sequencer

■ Defect skipping and/or embedded servo capabilities with Constant Density Recording (CDR)

■ 128-byte disk FIFO to/from buffer

■ Disk error condition summary bit added to reduce error detection time

■ Three-index timer

■ MR and PRML channel support

Servo Block

■ Automatic internal sector mark generation

■ Programmable servo burst sequencer

■ Programmable servo timing mark sequencer

■ Flexible gating and control generation

■ User programmable control output pins

■ Allows servo format flexibility

■ Synchronous servo support

Other Features

■ 208-pin QFP package

■ Automatic and programmed power-down modes

■ 3.3 V I/Os with 5 V tolerance, 2.5 V logic core

■ Programmable read channel and preamp VCM serial interfaces

■ Dual on-chip frequency synthesizers optimize DSP, servo, Ultra-DMA and buffer performance

■ General purpose I/O and PWM pins

■ Programmable baud-rate RS232 interface

L5510产品属性

  • 类型

    描述

  • 型号

    L5510

  • 制造商

    STMICROELECTRONICS

  • 制造商全称

    STMicroelectronics

  • 功能描述

    HIGHLY INTEGRATED, AUTOMATED SINGLE-CHIP DRIVE MANAGER AND DISK DRIVE CONTROLLER

更新时间:2025-10-4 10:18:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ST
20+
BGA
2860
原厂原装正品价格优惠公司现货欢迎查询
ST
24+
BGA
4000
ST
23+
SOP16
5000
原装正品,假一罚十
ST
25+
TFBGA240
2987
只售原装自家现货!诚信经营!欢迎来电!
ST
25+23+
BGA
38143
绝对原装正品全新进口深圳现货
ST/意法
23+
BGA
89630
当天发货全新原装现货
INTEI
25+
PLCC-M44P
2560
绝对原装!现货热卖!
23+
SSOP16
13000
原厂授权一级代理,专业海外优势订货,价格优势、品种
INTEL/英特尔
24+
NA/
70
优势代理渠道,原装正品,可全系列订货开增值税票
INTEL/英特尔
23+
BGA
50000
全新原装正品现货,支持订货