位置:K4T51163QB-ZCD5 > K4T51163QB-ZCD5详情
K4T51163QB-ZCD5中文资料
K4T51163QB-ZCD5数据手册规格书PDF详情
DDR2 SDRAM
The 512Mb DDR2 SDRAM is organized as a 32Mbit x 4 I/Os x 4banks, 16Mbit x 8 I/Os x 4 banks or 8Mbit x 16 I/Os x 4 banks device. This synchronous device achieves high speed double
data-rate transfer rates of up to 533Mb/sec/pin (DDR2-533) for
general applications.
The chip is designed to comply with the following key DDR2 SDRAM features such as posted CAS with additive latency, write latency = read latency -1, Off-Chip Driver(OCD) impedance
adjustment and On Die Termination.
All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the crosspoint of differential clocks (CK rising and Kfalling). All I/Os are synchronized with a pair ofbidirectional strobes (DQS and DQS) in a source synchronous fashion. The address bus is used to convey row, column, and bank address information in a RAS/CASmultiplexing style. For example, 512Mb(x4) device receive 14/11/2 addressing.
The 512Mb DDR2 device operates with a single 1.8V ± 0.1V power supply and 1.8V ± 0.1V VDDQ.
The 512Mb DDR2 device is available in 60ball FBGAs(x4/x8) and in 84ball FBGAs(x16).
• JEDEC standard 1.8V ± 0.1V Power Supply
• VDDQ = 1.8V ± 0.1V
• 200 MHz fCKfor 400Mb/sec/pin, 267MHz fCKfor 533Mb/sec/pin
• 4 Banks
• Posted CAS
• Programmable CASLatency: 3, 4, 5
• Programmable Additive Latency: 0, 1 , 2 , 3 and 4
• Write Latency(WL) = Read Latency(RL) -1
• Burst Length: 4 , 8(Interleave/nibble sequential)
• Programmable Sequential / Interleave Burst Mode
• Bi-directional DifferentialData-Strobe (Single-ended data strobe is an optional feature)
• Off-Chip Driver(OCD) Impedance Adjustment
• On Die Termination
• Special Function Support
-High Temperature Self-Refresh rate enable
• Average Refresh Period 7.8us at lower than TCASE 85°C, 3.9us at 85°C < TCASE <95 °C
• Package: 60ball FBGA - 128Mx4/64Mx8 , 84ball FBGA - 32Mx16
• All of Lead-free products are compliant for RoHS
K4T51163QB-ZCD5产品属性
- 类型
描述
- 型号
K4T51163QB-ZCD5
- 制造商
SAMSUNG
- 制造商全称
Samsung semiconductor
- 功能描述
512Mb B-die DDR2 SDRAM
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SAMSUNG |
25+ |
BGA |
98 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
SAMSUNG |
04+ |
BGA |
7 |
||||
SAMSUNG |
24+ |
BGA |
5000 |
只做原装公司现货 |
|||
SAMSUNG |
23+ |
BGA |
8000 |
只做原装现货 |
|||
SAMSUNG |
25+ |
BGA |
6500 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
SAMSUNG/三星 |
2450+ |
BGA |
9485 |
只做原装正品现货或订货假一赔十! |
|||
SAMSUNG/三星 |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
|||
SAMSUNG/三星 |
21+ |
BGA |
10000 |
原装现货假一罚十 |
|||
SAMSUNG/三星 |
23+ |
BGA |
89630 |
当天发货全新原装现货 |
|||
SAMSUNG/三星 |
24+ |
NA/ |
98 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
K4T51163QB-ZCD5 资料下载更多...
K4T51163QB-ZCD5 芯片相关型号
- 355-068-500-258
- 355-068-500-268
- 355-068-500-278
- 355-068-500-501
- 355-068-500-502
- 355-068-500-503
- 355-068-500-504
- 355-068-500-507
- AME8500AEFTDF31
- AME8500BEEVAA40
- AME8501AEETBA40
- AME8501CEFTDF31
- AME8501CEFVDF31
- IXGH28N90B
- IXGT15N120BD1
- JQ1-12V
- JQ1P-18V
- JQ1P-6V
- K4T51083QB-GCCC
- KLM-321CYU
- L173ID
- L173YD
- L78M05
- LH28F800BGR-BL85
- LM2940T
- LM433MA
- MKT-K02C
- TLV320AIC24KIPFBG4
- TLV320AIC25CPFBRG4
- TLV320AIC25IPFBRG4
SAMSUNG相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
