SN74LS73AN价格

参考价格:¥5.6829

型号:SN74LS73AN 品牌:TI 备注:这里有SN74LS73AN多少钱,2025年最近7天走势,今日出价,今日竞价,SN74LS73AN批发/采购报价,SN74LS73AN行情走势销售排行榜,SN74LS73AN报价。
型号 功能描述 生产厂家 企业 LOGO 操作
SN74LS73AN

DUAL J-K FLIP-FLOPS WITH CLEAR

Package Options Include Plastic ‘*Small Outline’” Packages, Flat Packages, and Plastic and Ceramic DIPs Dependable Texas Instruments Quality and Reliability description The ‘73, and 'H73, contain two independent JK flip-flops with individual J-K, clock, and direct clear inputs. The ‘

TI

德州仪器

SN74LS73AN

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:206.08 Kbytes Page:13 Pages

TI

德州仪器

SN74LS73AN

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:872.08 Kbytes Page:17 Pages

TI

德州仪器

SN74LS73AN

封装/外壳:14-DIP(0.300",7.62mm) 功能:主复位 包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 描述:IC FF JK TYPE DUAL 1BIT 14DIP 集成电路(IC) 触发器

TI2

德州仪器

DUAL J-K FLIP-FLOPS WITH CLEAR

Package Options Include Plastic ‘*Small Outline’” Packages, Flat Packages, and Plastic and Ceramic DIPs Dependable Texas Instruments Quality and Reliability description The ‘73, and 'H73, contain two independent JK flip-flops with individual J-K, clock, and direct clear inputs. The ‘

TI

德州仪器

DUAL J-K FLIP-FLOPS WITH CLEAR

Package Options Include Plastic ‘*Small Outline’” Packages, Flat Packages, and Plastic and Ceramic DIPs Dependable Texas Instruments Quality and Reliability description The ‘73, and 'H73, contain two independent JK flip-flops with individual J-K, clock, and direct clear inputs. The ‘

TI

德州仪器

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:872.08 Kbytes Page:17 Pages

TI

德州仪器

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs

General Description This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

FairchildFairchild Semiconductor

仙童半导体飞兆/仙童半导体公司

Dual J-K Flip-Flops(with Clear)

Dual J-K Flip-Flops(with Clear)

HitachiHitachi Semiconductor

日立日立公司

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP TheSN54LS/74LS73A offers individual J, K, clear, and clock inputs.These dualflip-flops aredesigned so that when the clock goes HIGH, the inputs are enabledand data will be accepted. The logic level of the J and K inputs may beallowed to change when the

Motorola

摩托罗拉

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:206.08 Kbytes Page:13 Pages

TI

德州仪器

DUAL J-K FLIP-FLOPS WITH CLEAR

文件:206.08 Kbytes Page:13 Pages

TI

德州仪器

替换型号 功能描述 生产厂家 企业 LOGO 操作

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

Motorola

摩托罗拉

DUAL J-K FLIP-FLOPS WITH CLEAR

TI

德州仪器

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs

FairchildFairchild Semiconductor

仙童半导体飞兆/仙童半导体公司

Dual J-K Flip-Flops(with Clear)

HitachiHitachi Semiconductor

日立日立公司

DUAL J-K NEGATIVE EDGE-TRIGGERED FLIP FLOP WITH RESET

Mitsubishi

三菱电机

Transistor transistor logic

NTE

INTEGRATED CIRCUIT PINOUTS

ETCList of Unclassifed Manufacturers

未分类制造商

DUAL J-K FLIP-FLOPS WITH CLEAR

TI

德州仪器

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

Motorola

摩托罗拉

SN74LS73AN产品属性

  • 类型

    描述

  • 型号

    SN74LS73AN

  • 功能描述

    触发器 Dual J-K Flip-Flops with Clear

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2025-10-5 16:20:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
Mot
12
公司优势库存 热卖中!!
TI
2025+
PDIP-14
16000
原装优势绝对有货
TI
24+
DIP-14
49
本站库存
TI(德州仪器)
23+
PDIP-14
9980
原装正品,支持实单
TI
23+
14DIP
7000
M
24+
PDIP
200
进口原装正品优势供应
TI/德州仪器
PDIP-14
6000
只做原装正品,卖元器件不赚钱交个朋友
TI/德州仪器
2023+
PDIP-14
6000
原装正品现货、支持第三方检验、终端BOM表可配单提供
TEXAS
24+
DIP14P
6868
原装现货,可开13%税票
原装
2308+
PDIP
5620
十年专业专注 优势渠道商正品保证公司现货

SN74LS73AN数据表相关新闻