型号 功能描述 生产厂家 企业 LOGO 操作

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIA

安世

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS109.

SS

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

High Speed CMOS Logic

文件:643.32 Kbytes Page:6 Pages

SS

更新时间:2025-11-1 10:19:01
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
PHI
24+
SOP
33487
郑重承诺只做原装进口现货
PHI
24+
SSOP
9600
原装现货,优势供应,支持实单!
PHI
97+
SOP16
1000
旗舰店
恩XP
23+
N/A
6000
公司只做原装,可来电咨询
PHI
24+
SMD
36200
全新原装现货/放心购买
恩XP
16+
NA
8800
诚信经营
恩XP
25+
TSSOP-20
8880
原装认准芯泽盛世!
恩XP
21+
TSSOP-20
8080
只做原装,质量保证
PHI
23+
SOP3.9mm
39521
全新原装正品现货,支持订货
恩XP
2022+
1
全新原装 货期两周

SN74HC109ANSR数据表相关新闻