位置:R5F7136 > R5F7136详情

R5F7136中文资料

厂家型号

R5F7136

文件大小

6747.51Kbytes

页面数量

1160

功能描述

32-Bit RISC Microcomputer SuperH??RISC engine Family

数据手册

下载地址一下载地址二到原厂下载

生产厂商

Renesas Technology Corp

简称

RENESAS瑞萨

中文名称

瑞萨科技有限公司官网

LOGO

R5F7136数据手册规格书PDF详情

Overview

Features of SH7131, SH7132, SH7136, and SH7137

This LSI is a single-chip RISC (Reduced Instruction Set Computer) microcomputer that integrates a Renesas Technology original RISC CPU core with peripheral functions required for system configuration.

The CPU in this LSI has a RISC-type instruction set. Most instructions can be executed in one state (one system clock cycle), which greatly improves instruction execution speed. In addition, the 32-bit internal-bus architecture enhances data processing power. With this CPU, it has become possible to assemble low-cost, high-performance, and high-functioning systems, even for applications that were previously impossible with microcomputers, such as real-time control, which demands high speeds.

In addition, this LSI includes on-chip peripheral functions necessary for system configuration, such as large-capacity ROM and RAM, a data transfer controller (DTC), timers, a serial communication interface (SCI), a synchronous serial communication unit (SSU), an A/D converter, an interrupt controller (INTC), I/O ports, I2C bus interface 2 (I2C2), and controller area network (RCAN-ET).

This LSI also provides an external memory access support function to enable direct connection to various memory devices or peripheral LSIs (available only with the SH7132 and SH7137). These on-chip functions significantly reduce costs of designing and manufacturing application systems.

The version of on-chip ROM is F-ZTAT™ (Flexible Zero Turn Around Time)* that includes flash memory. The flash memory can be programmed with a programmer that supports programming of this LSI, and can also be programmed and erased by software. This enables LSI chip to be reprogrammed at a user-site while mounted on a board.

CPU

• Central processing unit with an internal 32-bit RISC (Reduced Instruction Set Computer) architecture

• Instruction length: 16-bit fixed length for improved code efficiency

• Load-store architecture (basic operations are executed between registers)

• Sixteen 32-bit general registers

• Five-stage pipeline

• On-chip multiplier: Multiplication operations (32 bits × 32 bits → 64 bits) executed in two to five cycles

• C language-oriented 62 basic instructions

Operating modes

• Operating modes

- Single chip mode

- Extended ROM enabled mode (Only in SH7132/SH7137)

- Extended ROM disabled mode (Only in SH7132/SH7137)

• Operating states

- Program execution state

- Exception handling state

- Bus release state (Only in SH7132/SH7137)

• Power-down modes

- Sleep mode

- Software standby mode (Only in SH7136/SH7137)

- Deep software standby mode (Only in SH7136/SH7137)

- Module standby mode

User break controller (UBC)

• Addresses, data values, type of access, and data size can all be set as break conditions

• Supports a sequential break function

(SH7132 and SH7137 only)

• Two break channels

On-chip ROM

• 128 Kbytes (Only in SH7131/SH7132) or 256 Kbytes

On-chip RAM

• 8 Kbytes (Only in SH7131/SH7132) or 16 Kbytes

Bus state controller (BSC)

• Address space: A maximum 1 Mbyte for each of two areas (CS0 and CS1) (Only in SH7132/SH7137)

• 8-bit external bus (Only in SH7132/SH7137)

• The following features settable for each area independently

- Number of access wait cycles

- Idle wait cycle insertion

- Supports SRAM

• Outputs a chip select signal according to the target area

Data transfer controller (DTC)

• Data transfer activated by an on-chip peripheral module interrupt can be done independently of the CPU transfer.

• Transfer mode selectable for each interrupt source (transfer mode is specified in memory)

• Multiple data transfer enabled for one activation source

• Various transfer modes Normal mode, repeat mode, or block transfer mode can be selected.

• Data transfer size can be specified as byte, word, or longword

• The interrupt that activated the DTC can be issued to the CPU.

- A CPU interrupt can be requested after one data transfer completion.

- A CPU interrupt can be requested after all specified data transfer completion.

Interrupt controller (INTC)

• Five external interrupt pins (NMI and IRQ3 to IRQ0)

• On-chip peripheral interrupts: Priority level set for each module

• Vector addresses: A vector address for each interrupt source

R5F7136产品属性

  • 类型

    描述

  • 型号

    R5F7136

  • 制造商

    Renesas Electronics Corporation

更新时间:2025-5-14 11:17:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Renesas(瑞萨)
24+
标准封装
29592
支持大陆交货,美金交易。原装现货库存。
RENESAS
2016+
QFP
6523
只做原装正品现货!或订货!
RENESAS
22+
NA
500000
万三科技,秉承原装,购芯无忧
Renesas
23+
LQFP128
209
全新原装正品现货,支持订货
Renesas
24+
LQFP128
209
进口原装
Renesas
20+
LQFP128
209
进口原装现货,假一赔十
Renesas
25+
LQFP128
8800
公司只做原装,详情请咨询
RENESAS
1852+
LQFP100
4
一级代理,专注军工、汽车、医疗、工业、新能源、电力
RENESAS
2023+
QFP
8800
正品渠道现货 终端可提供BOM表配单。
Renesas
16+
BGA
2500
进口原装现货/价格优势!

RENESAS相关电路图

  • RESI
  • RESONAC
  • REYCONNS
  • RF
  • RFBEAM
  • RFE
  • RFHIC
  • rfm
  • RFMD
  • RFSOLUTIONS
  • RFX
  • RHOMBUS-IND

Renesas Technology Corp 瑞萨科技有限公司

中文资料: 113695条

瑞萨科技公司(Renesas Technology Corp.)是一家全球领先的半导体解决方案供应商,总部位于日本东京。公司成立于2002年,由原日立半导体和三菱电机半导体合并而成,专注于提供高性能和高效能的微控制器、模拟和混合信号IC、功率半导体以及系统集成解决方案,广泛应用于汽车、工业控制、信息通信、消费电子等多个领域。瑞萨科技的产品组合涵盖微控制器(MCUs)、模拟和混合信号IC、功率半导体以及汽车解决方案等。公司在汽车电子领域具有强大的技术实力,提供车载MCU、传感器和网络解决方案,支持智能汽车的发展。瑞萨在全球设有多个研发中心和分支机构,产品及解决方案销售至欧美、亚洲等地区,致力于为