位置:ICS9FG1200D-1 > ICS9FG1200D-1详情

ICS9FG1200D-1中文资料

厂家型号

ICS9FG1200D-1

文件大小

350.82Kbytes

页面数量

24

功能描述

Frequency Gearing Clock for CPU, PCIe Gen1, Gen2 & FBD

数据手册

下载地址一下载地址二到原厂下载

生产厂商

RENESAS

ICS9FG1200D-1数据手册规格书PDF详情

Description

ICS9FG1200D-1 follows the Intel DB1200GS Differential Buffer

Specification. This buffer provides 12 output clocks for CPU Host

Bus, PCIe Gen2, or Fully Buffered DIMM applications. The outputs

are configured with two groups. Both groups (DIF 9:0) and (DIF

11:10) can be equal to or have a gear ratio to the input clock. A

differential CPU clock from a CK410B+ main clock generator,

such as the ICS932S421, drives the . The

can provide outputs up to 400MHz.

Key Specifications

• DIF output cycle-to-cycle jitter < 50ps

• DIF output-to-output skew < 100ps across all outputs in 1:1 mode

• 56-pin SSOP/TSSOP package

• RoHS compliant packaging

Features/Benefits

• Drives 2 channels of 4 FBDIMMs (total of 8 FBDIMMs)

• Power up default is all outputs in 1:1 mode

• DIF_(9:0) can be “gear-shifted” from the input CPU Host

Clock

• DIF_(11:10) can be “gear-shifted” from the input CPU

Host Clock

• Spread spectrum compatible

• Supports output clock frequencies up to 400 MHz

• 8 Selectable SMBus addresses

• SMBus address determines PLL or Bypass mode

更新时间:2025-12-1 11:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ICS
23+
TSSOP
50000
全新原装正品现货,支持订货
ICS
21+
TSSOP
10000
原装现货假一罚十
ICS
23+
TSSOP
4100
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
IDT
24+
56-TSSOP
7500
IDTIntegratedDeviceTechn
25+23+
56-TSSOP
14515
绝对原装正品全新进口深圳现货
INTEGRATED CIRCUIT SYSTEMS
2023+
SMD
1441
安罗世纪电子只做原装正品货
IDT
23+
SMD
5000
专注配单,只做原装进口现货
ICS
2447
SSOP56
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
IDT
23+
TSSOP
5000
原装正品,假一罚十
ICS
0642+
TSSOP
60
原装现货海量库存欢迎咨询