位置:ICS813078I > ICS813078I详情

ICS813078I中文资料

厂家型号

ICS813078I

文件大小

773.45Kbytes

页面数量

27

功能描述

Femtoclocks™ VCXO-PLL Frequency Generator for Wireless Infrastructure Equipment

数据手册

下载地址一下载地址二到原厂下载

生产厂商

RENESAS

ICS813078I数据手册规格书PDF详情

General Description

The ICS813078I is a member of the HiperClocks family of high

performance clock solutions from IDT. The ICS813078I a PLL

based synchronous clock solution that is optimized for wireless

infrastructure equipment where frequency translation and jitter

attenuation is needed.

The device contains two internal PLL stages that are cascaded in

series. The first PLL stage attenuates the reference clock jitter by

using an internal or external VCXO circuit. The internal VCXO

requires the connection of an external inexpensive pullable crystal

(XTAL) to the ICS813078I. This first PLL stage (VCXO PLL) uses

external passive loop filter components which are used to

optimize the PLL loop bandwidth and damping characteristics for

the given application. The output of the first stage VCXO PLL is a

stable and jitter-tolerant 30.72MHz reference input for the second

PLL stage. The second PLL stage provides frequency translation

by multiplying the output of the first stage up to 491.52MHz or

614.4MHz. The low phase noise characteristics of the VCXO-PLL

clock signal is maintained by the internal FemtoClock™ PLL,

which requires no external components or complex programming.

Two independently configurable frequency dividers translate the

internal VCO signal to the desired output frequencies. All

frequency translation ratios are set by device configuration pins.

Supported input reference clock frequencies:

10MHz, 12.8MHz, 15MHz, 15.36MHz, 20MHz, 30.72MHz,

61.44MHz, and 122.88MHz

Supported output clock frequencies:

30.72MHz, 38.4MHz, 61.44MHz, 76.8MHz, 122.88MHz,

153.6MHz, 245.76MHz, 491.52MHz, and 614.4MHz

Features

• Nine outputs, organized in three independent output banks with

differential LVPECL and single-ended outputs

• One differential input clock can accept the following differential

input levels: LVDS, LVPECL, LVHSTL

• One single-ended clock input

• Frequency generation optimized for wireless infrastructure

• Attenuates the phase jitter of the input clock signal by using

low-cost pullable fundamental mode crystal (XTAL)

• Internal Femtoclock frequency multiplier stage eliminates the

need for an expensive external high frequency VCXO

• LVCMOS levels for all control I/O

• RMS phase jitter @ 122.88MHz, using a 30.72MHz crystal

(12kHz to 20MHz): 1.1ps rms (typical)

• RMS phase jitter @ 61.44MHz, using a 30.72MHz crystal

(12kHz to 20MHz): 0.97ps rms (typical)

• VCXO PLL bandwidth can be optimized for jitter attenuation and

reference frequency tracking using external loop filter

components

• PLL fast-lock control

• PLL lock detect output

• Absolute pull range is +/-50 ppm

• Full 3.3V supply voltage

• -40°C to 85°C ambient operating temperature

• Available in lead-free (RoHS 6) package

• For replacement device use 8T49N285-dddNLGI

更新时间:2025-10-7 13:52:00
供应商 型号 品牌 批号 封装 库存 备注 价格
IDT
16+
NA
1053
全新进口原装
IDT
24+
65200
IDT
23+
NA
1053
原装正品代理渠道价格优势
IDT
23+
NA
70671
原厂授权一级代理,专业海外优势订货,价格优势、品种
IDT
12+
QFN
280
一级代理,专注军工、汽车、医疗、工业、新能源、电力
IDT
23+
QFN
280
IDT
23+
QFN
8560
受权代理!全新原装现货特价热卖!
IDT
25+
NA
880000
明嘉莱只做原装正品现货
IDT
23+
QFN
8000
只做原装现货
2406+
1850
诚信经营!进口原装!量大价优!