位置:HD6417720BP133C > HD6417720BP133C详情

HD6417720BP133C中文资料

厂家型号

HD6417720BP133C

文件大小

9079.85Kbytes

页面数量

1524

功能描述

Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7700 Series

MCU 32BIT SUPERH RISC ROMLESS 1.5V 256LFBGA - Trays

数据手册

下载地址一下载地址二到原厂下载

生产厂商

RENESAS

HD6417720BP133C数据手册规格书PDF详情

Overview

Features

This LSI is a single-chip RISC microprocessor that integrates a 32-bit RISC-type Super H architecture CPU with a digital signal processing (DSP) extension as its core, together with a large-capacity 32-kbyte cache memory, a 16-kbyte X/Y memory, and an interrupt controller. High-speed data transfers can be performed by an on-chip direct memory access controller (DMAC), and an external memory access support function enables direct connection to different kinds of memory. This LSI also supports a stereo audio recording and playback function, a USB host controller, a function controller, an LCD controller, a PCMCIA interface, an A/D converter, and a D/A converter.

The USB host controller and LCD controller have bus master functions, so that data supplied from an external memory (area 3) can be freely processed. Since the USB host controller, in particular, conforms to Open HCI standards, it is extremely easy to transfer data from the PC of a device driver or other devices. Also, low-power operation suitable for battery operation is possible because the LCD controller continues to display even in sleep mode.

A powerful built-in power management function keeps power consumption low, even during high speed operation. This LSI is ideal for electronics devices, which require both high speed and low power consumption.

The SH7720 group integrates an SSL (Secure Socket Layer) accelerator that performs RSA (Rivest-Shamir-Adleman) operations and DES (Data Encryption Standard) and Triple-DES encryption/decryption, while the SH7721 group does not have the SSL accelerator. Each group consists of several models which includes or does not include an SD host interface (SDHI) to be suited to a variety of applications. See table 1.2 and 1.3, Product Lineup, for the models including (or not including) the SDHI.

SH7720/SH7721 Features

Features

CPU

• Renesas Technology Original SuperH architecture

• Upper compatibility with SH-1, SH-2, and SH3-DSP at object code level

• 32-bit internal data bus

• General-register

 Sixteen 32-bit general registers (eight 32-bit shadow registers)

 Five 32-bit control registers

 Four 32-bit system registers

• RISC type instruction set

 Instruction length: 16-bit fixed length for improved code efficiency

 Load/store architecture

 Delayed branch instruction

 Instruction set based on C language

• Instruction execution time: One instruction/cycle for basic instructions

• Logical address space: 4 Gbytes

• Space identifier ASID: 8 bits, 256 logical address spaces

• Five-stage pipeline

DSP operating unit

• Mixture of 16-bit and 32-bit instructions

• 32-/40-bit internal data bus

• Multiplier, ALU, barrel shifter, and DSP register

• 16-bit x 16-bit → 32-bit one cycle multiplier

• Large-capacity DSP data register file

 Six 32-bit data registers

 Two 40-bit data registers

• Extended Harvard architecture for DSP data buses

 Two data buses

 One instruction bus

• Up to four parallel operations: ALU, multiply, two loads, and store

• Two address units to generating addresses for two memory access

• DSP data addressing modes: Increment, index register addition (with or without modulo addressing)

• Zero-overhead repeat loop control

• Conditional execution instructions

• User DSP mode and privileged DSP mode

Memory management unit (MMU)

• 4-Gbyte address space, 256 address spaces (8-bit ASID)

• Page unit sharing

• Supports multiple page sizes: 1 kbyte or 4 kbytes

• 128-entry, 4-way set associative TLB

• Specifies replacement way by software and supports random replacement algorithm

• Address assignment allows direct access to TLB contents

Cache memory

• 32-kbyte cache mixing instructions and data

• 512-entry, 4-way set associative, 16-byte block length

• Write-back, write-through, least recent used (LRU) replacement algorithm

• Single-stage write-back buffer (Continue...)

HD6417720BP133C产品属性

  • 类型

    描述

  • 型号

    HD6417720BP133C

  • 制造商

    Renesas Electronics Corporation

  • 功能描述

    MCU 32BIT SUPERH RISC ROMLESS 1.5V 256LFBGA - Trays

  • 制造商

    Renesas Electronics Corporation

  • 功能描述

    2-BIT RISC MICROCOMPUTER SUPERHTM RISC

更新时间:2025-10-5 10:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Renesas(瑞萨)
24+
标准封装
10498
支持大陆交货,美金交易。原装现货库存。
Renesas
24+
BGA256
23000
免费送样原盒原包现货一手渠道联系
RENESAS
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
Renesas(瑞萨)
24+
N/A
157048
原厂可订货,技术支持,直接渠道。可签保供合同
Renesas(瑞萨)
23+
原厂封装
32078
10年以上分销商,原装进口件,服务型企业
Renesas
23+
BGA256
12800
##公司主营品牌长期供应100%原装现货可含税提供技术
Renesas
23+
BGA256
189
全新原装正品现货,支持订货
Renesas
20+
BGA256
189
进口原装现货,假一赔十
Renesas
25+
BGA256
8800
公司只做原装,详情请咨询
Renesas
24+
BGA256
16900
原装正品现货支持实单