位置:CD40105BMS > CD40105BMS详情

CD40105BMS中文资料

厂家型号

CD40105BMS

文件大小

417.68Kbytes

页面数量

10

功能描述

CMOS FIFO Register

数据手册

下载地址一下载地址二到原厂下载

简称

RENESAS瑞萨

生产厂商

Renesas Technology Corp

中文名称

瑞萨科技有限公司官网

LOGO

CD40105BMS数据手册规格书PDF详情

Features

• 4 Bits x 16 Words

• High Voltage Type (20V Rating)

• Independent Asynchronous Inputs and Outputs

• 3-State Outputs

• Expandable in Either Direction

• Status Indicators on Input and Output

• Reset Capability

• Standardized Symmetrical Output Characteristics

• 100 Tested for Quiescent Current at 20V

• 5V, 10V and 15V Parametric Ratings

• Maximum Input Current of 1A at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC

• Noise Margin (Over Full Package/Temperature Range)

- 1V at VDD = 5V

- 2V at VDD = 10V

- 2.5V at VDD = 15V

• Meets All Requirements of JEDEC Tentative Standard

No. 13B, “Standard Specifications for Description of

‘B’ Series CMOS Devices”

Description

CD40105BMS is a low-power first-in-first-out (FIFO) “elastic”

storage register that can store 16 4-bit words. It is capable of

handling input and output data at different shifting rates. This

feature makes it particularly useful as a buffer between asynchronous systems.

Each word position in the register is clocked by a control flipflop, which stores a marker bit. A “1” signifies that the position’s data is filled and a “0” denotes a vacancy in that position. The control flip-flop detects the state of the preceding

flip-flop and communicates its own status to the succeeding

flip-flop. When a control flip-flop is in the “0” state and sees a

“1” in the preceding flip-flop, it generates a clock pulse that

transfers data from the preceding four data latches into its

own four data latches and resets the preceding flip-flop to

“0”. The first and last control flip-flops have buffered outputs.

Since all empty locations “bubble” automatically to the input

end, and all valid data ripple through to the output end, the

status of the first control flip-flop (DATA-IN READY) indicates

if the FIFO is full, and the status of the last flip-flop (DATAOUT READY) indicates if the FIFO contains data. As the

earliest data are removed from the bottom of the data stack

(the output end), all data entered later will automatically

propagate (ripple) toward the output.

Loading Data - Data can be entered whenever the DATA-IN

READY (DIR) flag is high, by a low to high transition on the

SHIFT-IN (SI) input. This input must go low momentarily

before the next word is accepted by the FIFO. The DIR flag

will go low momentarily, until that data have been transferred

to the second location. The flag will remain low when all 16-

word locations are filled with valid data, and further pulses

on the SI input will be ignored until DIR goes high.

更新时间:2025-7-30 16:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
12
TI
1215+
SOP
150000
全新原装,绝对正品,公司大量现货供应.
TI
23+
SOP
6300
绝对全新原装!优势供货渠道!特价!请放心订购!
FSC
23+
DIP
9526
FSC
2015+
SOP
19889
一级代理原装现货,特价热卖!
TI/BB
24+
SOP-14
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
Fairchild
24+
SOP-14
3600
绝对原装!现货热卖!
TI
24+
DIPSOP
6980
原装现货,可开13%税票
ST
23+
SMD
5000
原装正品,假一罚十
TI
2020+
原厂封装
5000
百分百原装正品 真实公司现货库存 本公司只做原装 可

RENESAS相关芯片制造商

  • RESI
  • RESONAC
  • REYCONNS
  • RF
  • RFBEAM
  • RFE
  • RFHIC
  • rfm
  • RFMD
  • RFSOLUTIONS
  • RFX
  • RHOMBUS-IND

Renesas Technology Corp 瑞萨科技有限公司

中文资料: 116301条

瑞萨科技公司(Renesas Technology Corp.)是一家全球领先的半导体解决方案供应商,总部位于日本东京。公司成立于2002年,由原日立半导体和三菱电机半导体合并而成,专注于提供高性能和高效能的微控制器、模拟和混合信号IC、功率半导体以及系统集成解决方案,广泛应用于汽车、工业控制、信息通信、消费电子等多个领域。瑞萨科技的产品组合涵盖微控制器(MCUs)、模拟和混合信号IC、功率半导体以及汽车解决方案等。公司在汽车电子领域具有强大的技术实力,提供车载MCU、传感器和网络解决方案,支持智能汽车的发展。瑞萨在全球设有多个研发中心和分支机构,产品及解决方案销售至欧美、亚洲等地区,致力于为