位置:9FG1200-1 > 9FG1200-1详情

9FG1200-1中文资料

厂家型号

9FG1200-1

文件大小

350.82Kbytes

页面数量

24

功能描述

Frequency Gearing Clock for CPU, PCIe Gen1, Gen2 & FBD

数据手册

下载地址一下载地址二到原厂下载

生产厂商

RENESAS

9FG1200-1数据手册规格书PDF详情

Description

ICS9FG1200D-1 follows the Intel DB1200GS Differential Buffer

Specification. This buffer provides 12 output clocks for CPU Host

Bus, PCIe Gen2, or Fully Buffered DIMM applications. The outputs

are configured with two groups. Both groups (DIF 9:0) and (DIF

11:10) can be equal to or have a gear ratio to the input clock. A

differential CPU clock from a CK410B+ main clock generator,

such as the ICS932S421, drives the . The

can provide outputs up to 400MHz.

Key Specifications

• DIF output cycle-to-cycle jitter < 50ps

• DIF output-to-output skew < 100ps across all outputs in 1:1 mode

• 56-pin SSOP/TSSOP package

• RoHS compliant packaging

Features/Benefits

• Drives 2 channels of 4 FBDIMMs (total of 8 FBDIMMs)

• Power up default is all outputs in 1:1 mode

• DIF_(9:0) can be “gear-shifted” from the input CPU Host

Clock

• DIF_(11:10) can be “gear-shifted” from the input CPU

Host Clock

• Spread spectrum compatible

• Supports output clock frequencies up to 400 MHz

• 8 Selectable SMBus addresses

• SMBus address determines PLL or Bypass mode

更新时间:2025-11-3 16:14:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Renesas
25+
电联咨询
7800
公司现货,提供拆样技术支持
RENESAS
原厂封装
9800
原装进口公司现货假一赔百
Renesas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
Renesas
24+
TSSOP-56
9000
只做原装正品 有挂有货 假一赔十
Renesas/IDT
2023+
TSSOP-56
8800
正品渠道现货 终端可提供BOM表配单。
Renesas Electronics America In
25+
56-TFSOP(0.240 6.10mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
IDT
22+
9000
原厂渠道,现货配单
IDT(Renesas收购)
24+
NA/
8735
原厂直销,现货供应,账期支持!
IDT
23+
6000
专注配单,只做原装进口现货
INTEGRATE
23+
NA
1634
专做原装正品,假一罚百!